



Rev. 1 - January 3rd, 2024

# N6741

32 Channels Peak Sensing ADC



# Register your device

Register your device to your **MyCAEN+** account and get access to our customer services, such as notification for new firmware or software upgrade, tracking service procedures or open a ticket for assistance. **MyCAEN+** accounts have a dedicated support service for their registered products. A set of basic information can be shared with the operator, speeding up the troubleshooting process and improving the efficiency of the support interactions.

**MyCAEN+** dashboard is designed to offer you a direct access to all our after sales services. Registration is totally free, to create an account go to <https://www.caen.it/become-mycaenplus-user> and fill the registration form with your data.



<https://www.caen.it/become-mycaenplus-user/>

# Purpose of this User Manual



This document contains the full hardware description of the N6741 Digital Peak Sensing ADC and its principle of operations. The firmware version of reference is 4.18\_01.00.

For any reference to registers in this user manual, please refer to [RD1]..

## Change Document Record

| Date                           | Revision | Changes                                                                                                                                                             |
|--------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 9 <sup>th</sup> , 2020    | 00       | Initial release                                                                                                                                                     |
| January 3 <sup>rd</sup> , 2024 | 01       | General document review. Fixed minor typos in Chap. 1. Updated the "Analog Input" connector specifications in Chap. 3. Added Chap. 5, Chap. 14, Chap. 15, Chap. 16. |

## Symbols, Abbreviated Terms and Notations

|      |                                 |
|------|---------------------------------|
| GUI  | Graphical User Interface        |
| ADC  | Analog-to-Digital Converter     |
| AMC  | ADC & Memory Controller         |
| DAQ  | Data Acquisition                |
| DAC  | Digital-to-Analog Converter     |
| DC   | Direct Current                  |
| FSR  | Full Scale Range                |
| LVDS | Low-Voltage Differential Signal |
| DSP  | Digital Signal Processing       |
| DPP  | Digital Pulse Processing        |
| OS   | Operating System                |
| PLL  | Phase-Locked Loop               |
| ROC  | ReadOut Controller              |
| SW   | Software                        |
| USB  | Universal Serial Bus            |

## Reference Document

- [RD1] UM7155 – 741 Registers Description
- [RD2] GD2512 – CAENUpgrader QuickStart Guide
- [RD3] UM1934 – CAENComm User & Reference Manual
- [RD4] UM1935 – CAENVMElib User & Reference Manual
- [RD5] AN2472 – CONET1 to CONET2 migration
- [RD6] V785 Technical Information Manual
- [RD7] G. F. Knoll. *Radiation detection and measurement*. Ed. by J. Wiley and sons. IV ed.
- [RD8] UM3148 – N1068 User Manual
- [RD9] UM7327 – N1168 User Manual
- [RD10] AN7537 – Energy spectra with N1168 and comparisons
- [RD11] AN7498 - Performances of the analog system N1068 Shaping Amplifier and N6741 Peak Sensing ADC
- [RD12] GD2783 – First Installation Guide to Desktop Digitizers & MCA
- [RD13] UM5312 – DT5810 Fast Digital Detector Emulator User Manual
- [RD14] UM4413 - A2818 Technical Information Manual
- [RD15] UM3121 - A3818 Technical Information Manual
- [RD16] DS7799 - A4818 USB-3.0 to Optical Link Adapter Datasheet

<https://www.caen.it/support-services/documentation-area/>

# Manufacturer Contacts



**CAEN S.p.A.**

Via Vetraia, 11 55049 Viareggio (LU) - ITALY  
Tel. +39.0584.388.398 Fax +39.0584.388.959  
[www.caen.it](http://www.caen.it) | [info@caen.it](mailto:info@caen.it)

© CAEN SpA – 2024

## Limitation of Responsibility

If the warnings contained in this manual are not followed, CAEN will not be responsible for damage caused by improper use of the device. The manufacturer declines all responsibility for damage resulting from failure to comply with the instructions for use of the product. The equipment must be used as described in the user manual, with particular regard to the intended use, using only accessories as specified by the manufacturer. No modification or repair can be performed.

## Disclaimer

No part of this manual may be reproduced in any form or by any means, electronic, mechanical, recording, or otherwise, without the prior written permission of CAEN spa.

The information contained herein has been carefully checked and is believed to be accurate; however, no responsibility is assumed for inaccuracies. CAEN spa reserves the right to modify its products specifications without giving any notice; for up to date information please visit [www.caen.it](http://www.caen.it).

## Made in Italy

We remark that all our boards have been designed and assembled in Italy. In a challenging environment where a competitive edge is often obtained at the cost of lower wages and declining working conditions, we proudly acknowledge that all those who participated in the production and distribution process of our devices were reasonably paid and worked in a safe environment (this is true for the boards marked "MADE IN ITALY", while we cannot guarantee for third-party manufactures).



# Table of Contents

|                                                           |           |
|-----------------------------------------------------------|-----------|
| <b>Purpose of this User Manual .....</b>                  | <b>3</b>  |
| <b>Change Document Record .....</b>                       | <b>3</b>  |
| <b>Symbols, Abbreviated Terms and Notations .....</b>     | <b>3</b>  |
| <b>Reference Document.....</b>                            | <b>3</b>  |
| <b>Manufacturer Contacts .....</b>                        | <b>4</b>  |
| <b>Limitation of Responsibility .....</b>                 | <b>4</b>  |
| <b>Disclaimer .....</b>                                   | <b>4</b>  |
| <b>Made in Italy.....</b>                                 | <b>4</b>  |
| <b>Table of Contents.....</b>                             | <b>5</b>  |
| <b>List of Figures.....</b>                               | <b>6</b>  |
| <b>List of Tables .....</b>                               | <b>7</b>  |
| <b>Safety Notices.....</b>                                | <b>8</b>  |
| <b>1   Introduction.....</b>                              | <b>11</b> |
| <b>2   Block Diagram .....</b>                            | <b>12</b> |
| <b>3   Technical Specifications .....</b>                 | <b>13</b> |
| <b>4   Packaging and compliancy.....</b>                  | <b>14</b> |
| <b>5   PID (Product Identifier).....</b>                  | <b>16</b> |
| <b>6   Power Requirements .....</b>                       | <b>17</b> |
| <b>7   Panels Description .....</b>                       | <b>18</b> |
| 7.1   Front Panel.....                                    | 18        |
| <b>8   Functional Description .....</b>                   | <b>21</b> |
| 8.1   System Architecture .....                           | 21        |
| 8.1.1   Board Calibration.....                            | 21        |
| 8.2   Principles of Operation.....                        | 21        |
| 8.3   Technical Features .....                            | 23        |
| 8.3.1   Integral Non-Linearity .....                      | 23        |
| 8.3.2   Differential Non-Linearity.....                   | 24        |
| 8.3.3   Throughput and Dead-Time.....                     | 24        |
| 8.3.4   Rise Time .....                                   | 26        |
| 8.4   Clock Distribution.....                             | 26        |
| 8.5   PLL Mode .....                                      | 27        |
| 8.6   Trigger Clock .....                                 | 28        |
| 8.7   Multi-Event Memory Organization .....               | 28        |
| 8.7.1   Event Structure.....                              | 28        |
| 8.7.2   List Format .....                                 | 28        |
| 8.7.3   Histo Format.....                                 | 28        |
| 8.7.4   Raw Data Format .....                             | 28        |
| 8.8   Reset, Clear and Default Configuration.....         | 30        |
| 8.8.1   Global Reset .....                                | 30        |
| 8.8.2   Memory Reset .....                                | 30        |
| 8.8.3   Timer Reset.....                                  | 30        |
| 8.9   Data Transfer Capabilities and Events Readout ..... | 30        |
| 8.10   Optical Link and USB Access.....                   | 30        |
| <b>9   Drivers &amp; Libraries .....</b>                  | <b>31</b> |
| 9.1   Drivers .....                                       | 31        |
| 9.2   Libraries .....                                     | 31        |
| <b>10   Software.....</b>                                 | <b>33</b> |
| 10.1   Software Installation .....                        | 33        |
| 10.2   Acquisition setup.....                             | 34        |
| 10.3   Getting Started .....                              | 36        |
| 10.4   Configuration File .....                           | 38        |
| 10.4.1   CONNECTION TYPE .....                            | 38        |
| 10.4.2   DISPLAY AREA.....                                | 38        |
| 10.4.3   DATA SAVING OPTIONS .....                        | 39        |

|           |                                           |           |
|-----------|-------------------------------------------|-----------|
| 10.4.4    | INPUT SIGNALS.....                        | 39        |
| 10.4.5    | GATE .....                                | 40        |
| 10.4.6    | SLIDING SCALE .....                       | 40        |
| 10.4.7    | DATA PLOT .....                           | 40        |
| 10.4.8    | ZERO SUPPRESSION .....                    | 41        |
| <b>11</b> | <b>Software Tools.....</b>                | <b>42</b> |
| 11.1      | CAEN Upgrader.....                        | 42        |
| 11.2      | CAENComm Demo .....                       | 43        |
| <b>12</b> | <b>HW Installation.....</b>               | <b>44</b> |
| 12.1      | Power-on Sequence .....                   | 44        |
| 12.2      | Power-on Status .....                     | 44        |
| <b>13</b> | <b>Firmware and Upgrades .....</b>        | <b>45</b> |
| 13.1      | Firmware Upgrades .....                   | 45        |
| 13.2      | Firmware File Description .....           | 45        |
| 13.3      | Troubleshooting .....                     | 45        |
| <b>14</b> | <b>Instructions for Cleaning .....</b>    | <b>46</b> |
| 14.1      | Cleaning the Touchscreen.....             | 46        |
| 14.2      | Cleaning the Air Vents .....              | 46        |
| 14.3      | General Cleaning Safety Precautions ..... | 46        |
| <b>15</b> | <b>Device Decommissioning .....</b>       | <b>47</b> |
| <b>16</b> | <b>Disposal.....</b>                      | <b>48</b> |
| <b>17</b> | <b>Technical Support.....</b>             | <b>49</b> |

## List of Figures

|                     |                                                                                                                                                                                                                                                                                                                        |    |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| <b>Figure 2.1:</b>  | Block Diagram .....                                                                                                                                                                                                                                                                                                    | 12 |
| <b>Figure 5.1:</b>  | PID location on the Desktop device (the number and digitizer model in the pictures are purely indicative).....                                                                                                                                                                                                         | 16 |
| <b>Figure 8.1:</b>  | Analog Input Diagram.....                                                                                                                                                                                                                                                                                              | 21 |
| <b>Figure 8.2:</b>  | Gate mode acquisition: the gate width is equal to the input gate width .....                                                                                                                                                                                                                                           | 22 |
| <b>Figure 8.3:</b>  | Edge mode acquisition: the gate width is defined via 0x8020 register [RD1] .....                                                                                                                                                                                                                                       | 22 |
| <b>Figure 8.4:</b>  | Signal processing in case of Reject gate .....                                                                                                                                                                                                                                                                         | 22 |
| <b>Figure 8.5:</b>  | Setup to estimate the <i>Integral Non-Linearity</i> of the system .....                                                                                                                                                                                                                                                | 23 |
| <b>Figure 8.6:</b>  | Typical integral non-linearity for the system composed of the N6741 Peaks Sensing ADC and the CAEN N968 Shaping Amplifier at different values of shaping time (1, 3 and 10 $\mu$ s) and spectrum channels (4K and 16K).....                                                                                            | 23 |
| <b>Figure 8.7:</b>  | System resolution composed of the N6741 Peak Sensing ADC and the CAEN N968 Shaping Amplifier as a function of the shaping time for the two input dynamic range (4V and 8V) .....                                                                                                                                       | 24 |
| <b>Figure 8.8:</b>  | Differential Non-Linearity of the system.....                                                                                                                                                                                                                                                                          | 24 |
| <b>Figure 8.9:</b>  | x741 rate and throughput as a function of the number of enabled channels and of different connection types: VME USB, Direct USB, VME fiber and Direct fiber. Refer to the text for more details .....                                                                                                                  | 25 |
| <b>Figure 8.10:</b> | N6741 Dead-time measurement .....                                                                                                                                                                                                                                                                                      | 25 |
| <b>Figure 8.11:</b> | Peak resolution (RMS) vs rise time of the input pulse. Minimum value is 2 ns .....                                                                                                                                                                                                                                     | 26 |
| <b>Figure 8.12:</b> | Clock Distribution Diagram.....                                                                                                                                                                                                                                                                                        | 27 |
| <b>Figure 8.13:</b> | Event Format Example .....                                                                                                                                                                                                                                                                                             | 28 |
| <b>Figure 9.1:</b>  | Drivers and software layers .....                                                                                                                                                                                                                                                                                      | 32 |
| <b>Figure 10.1:</b> | Typical spectroscopy acquisition chain with x741 module .....                                                                                                                                                                                                                                                          | 34 |
| <b>Figure 10.2:</b> | Oscilloscope screenshot of the typical x741 trigger mode working conditions. From top to bottom, the signal from preamplifier (blue), the output of the shaping amplifier (cyan), the GATE start (signal fed into the GATE connector, magenta), and user programmed gate, approximately 10 $\mu$ s long (green). ..... | 34 |
| <b>Figure 10.3:</b> | Connection between the Peak Sensing ADC and Shaping Amplifier (right) through the A952 cable (left) .....                                                                                                                                                                                                              | 35 |
| <b>Figure 10.4:</b> | Connection of the A746D LEMO adapter (left) and the connection of two A385 adapters (right) .....                                                                                                                                                                                                                      | 35 |
| <b>Figure 10.5:</b> | Pin-out of the A385 LEMO adapter .....                                                                                                                                                                                                                                                                                 | 35 |
| <b>Figure 10.6:</b> | Command window opening .....                                                                                                                                                                                                                                                                                           | 36 |
| <b>Figure 10.7:</b> | List of the main software commands .....                                                                                                                                                                                                                                                                               | 36 |
| <b>Figure 10.8:</b> | Acquisition report.....                                                                                                                                                                                                                                                                                                | 37 |
| <b>Figure 10.9:</b> | $^{137}\text{Cs}$ energy spectrum acquired on channel 0 of the Peak Sensing ADC in linear and logarithmic scale (left and right respectively).....                                                                                                                                                                     | 37 |
| <b>Figure 11.1:</b> | CAEN Upgrader Graphical User Interface .....                                                                                                                                                                                                                                                                           | 42 |
| <b>Figure 11.2:</b> | CAENComm Demo Java and LabVIEW graphical interface .....                                                                                                                                                                                                                                                               | 43 |
| <b>Figure 12.1:</b> | Front panel LEDs status at power-on .....                                                                                                                                                                                                                                                                              | 44 |

## List of Tables

|                                                          |    |
|----------------------------------------------------------|----|
| <b>Table 1.1:</b> Table of models and related items..... | 11 |
| <b>Table 3.1:</b> Technical Specifications table .....   | 13 |
| <b>Table 4.1:</b> Delivered kit content.....             | 14 |
| <b>Table 6.1:</b> Power requirements table .....         | 17 |

# Safety Notices

**N.B. Read carefully the “Precautions for Handling, Storage and Installation” document provided with the product before starting any operation.**

The following HAZARD SYMBOLS may be reported on the unit:

|                                                                                     |                                      |
|-------------------------------------------------------------------------------------|--------------------------------------|
|    | Caution, refer to the product manual |
|    | Caution, risk of electrical shock    |
|    | Protective conductor terminal        |
|   | Earth (Ground) Terminal              |
|  | Alternating Current                  |
|  | Three-Phase Alternating Current      |

The following symbol may be reported in the present manual:

|                                                                                     |                           |
|-------------------------------------------------------------------------------------|---------------------------|
|  | General warning statement |
|-------------------------------------------------------------------------------------|---------------------------|

The symbol could be followed by the following terms:

- **DANGER:** Indicates a hazardous situation that, if not avoided, will result in serious injury or death.
- **WARNING:** Indicates a hazardous situation that, if not avoided, could result in death or serious injury.
- **CAUTION:** Indicates a situation or condition that, if not avoided, could cause physical injury, or damage the product and/or its environment.

**GENERAL NOTICES:**

**CAUTION:** Avoid potential hazards.



**USE THE PRODUCT ONLY AS SPECIFIED.**

**ONLY QUALIFIED PERSONNEL SHOULD PERFORM SERVICE PROCEDURES**

**CAUTION:** Avoid Electric Overload.



**TO AVOID ELECTRIC SHOCK OR FIRE HAZARD, DO NOT POWER A LOAD OUTSIDE OF ITS SPECIFIED RANGE**

**CAUTION:** Avoid Electric Shock.



**TO AVOID INJURY OR LOSS OF LIFE, DO NOT CONNECT OR DISCONNECT CABLES WHILE THEY ARE CONNECTED TO A VOLTAGE SOURCE**

**CAUTION:** Do Not Operate in Wet/Damp Conditions.



**TO AVOID ELECTRIC SHOCK, DO NOT OPERATE THIS PRODUCT IN WET OR DAMP CONDITIONS**

**CAUTION:** Do Not Operate in an Explosive Atmosphere.



**TO AVOID INJURY OR FIRE HAZARD, DO NOT OPERATE THIS PRODUCT IN AN EXPLOSIVE ATMOSPHERE**



**THIS DEVICE SHOULD BE INSTALLED AND USED BY A SKILLED TECHNICIAN ONLY OR UNDER HIS SUPERVISION**



**DO NOT OPERATE WITH SUSPECTED FAILURES.  
IF YOU SUSPECT THIS PRODUCT TO BE DAMAGED, PLEASE CONTACT THE TECHNICAL SUPPORT**

**NIM NOTICES:**

**CAUTION:** This product needs proper cooling.



**USE ONLY CRATES WITH FORCED COOLING AIR FLOW SINCE OVERHEATING  
MAY DEGRADE THE MODULE PERFORMANCES!**

**CAUTION:** This product needs proper handling.



**THIS DIGITIZER DOES NOT SUPPORT LIVE INSERTION (HOT-SWAP)!  
REMOVE OR INSERT THE BOARD WHEN THE CRATE IS POWERED OFF!**



**ALL CABLES MUST BE REMOVED FROM THE FRONT PANEL BEFORE  
EXTRACTING THE BOARD FROM THE CRATE!**

# 1 Introduction

The N6741 is a Digital Peak Sensing ADC belonging to a new generation of detector readout systems based on a mixed analog-digital acquisition chain, combining a high channel density (up to 32 channels) and a low dead time (less than 50 ns). Results of some measurements with the Peak Sensing ADC are reported in the application notes [\[RD10\]](#) and [\[RD11\]](#) where the board has been used in combination with the CAEN Shaping Amplifiers N1068 [\[RD8\]](#) and N1168 [\[RD9\]](#).

The peak measurement approach of the N6741 is to use a moderate ADC sampling frequency at the input stage to sample the input signal and process it through proper algorithms implemented in the FPGA. In older analog peak-sensing devices, like the CAEN V785 [\[RD6\]](#), the signal height was measured through a peak stretcher, a gating circuit and a slow A/D converter: this approach presented several drawbacks, most notably a higher dead time.

When a typical slow signal, e.g. from a Charge Sensitive Preamplifier followed by a Shaping Amplifier, is fed into the board, the FPGA identifies the peak of the pulse within a gate by means of digital filters. The height data is stored with the time stamp of 16 ns resolution (8 ns steps) in a multi-event buffer and it is available for the readout through USB 2.0 or by optical link interface (daisy-chainable). Data throughput can be reduced by the Amplitude Zero Suppression algorithm, which rejects events whose amplitude is less than a programmable threshold.

The Digital Signal Processing (DSP) algorithm implemented in the FPGA, calculates the pulse height with a low Differential Non-Linearity (DNL) thanks to the sliding scale correction technique. This technique adds an analog voltage value to the pulse amplitude before conversion and then subtracts its digital equivalent after the conversion, spreading equal-height pulses over different channels in order to reduce the effect of the channels' different widths [\[RD7\]](#). Through this technique, the DNL is less than 1%. The energy spectrum (up to 16k channels) is then built at the software level. The software can also retrieve the time stamp and pulse height information for each event and save that information in a list file.

In addition, the FPGA-algorithm allows the user to achieve an extremely low conversion time of the pulse peak, so that a new conversion can take place less than 50 ns after the previous gate closes. This is the measured dead time of the system (see Sect. [8.3.3](#)).

The board hosts three input LEMO connectors (NIM/TTL polarity selectable by software) in the front panel for the Gate signal and for the event discard during the acquisition in case of pile-up (called "GATE" and "REJ" respectively). The user can decide to use the same gate width of the external gate, or to set a programmable value through the software. Gate propagation can be done through the LEMO GPO connector.

The N6741 board is provided with drivers for the supported communication interfaces, C-based control and acquisition libraries, and an open-source acquisition software for user customization. Firmware upgrade can be performed via optical link or USB 2.0 by the user using the CAEN Upgrader tool [\[RD2\]](#).

| Board Models     |  | Description                              |
|------------------|--|------------------------------------------|
| N6741            |  | 32 channel Digital Peak Sensing ADC      |
| Related Products |  | Description                              |
| A2818            |  | PCI to CONET1/2 - 1 Link                 |
| A3818A           |  | PCIe to CONET2 - 1 Link                  |
| A3818B           |  | PCIe to CONET2 _ 2 Links                 |
| A3818C           |  | PCIe to CONET2 - 4 Links                 |
| A4818            |  | USB-3.0 to CONET2 - 1 Link               |
| Accessories      |  | Description                              |
| A746D            |  | 32 Channels Adapter for LEMO connector   |
| A385             |  | 16 Channels Cable Adapter (Flat to LEMO) |
| A317             |  | Clock Distribution Cable                 |
| A318             |  | SE to Differential Clock Adapter         |
| AI2730           |  | Optical Fibre 30 m simplex               |
| AI2720           |  | Optical Fibre 20 m simplex               |
| AI2705           |  | Optical Fibre 5 m simplex                |
| AI2703           |  | Optical Fibre 30 cm simplex              |
| AY2730           |  | Optical Fibre 30 m duplex                |
| AY2720           |  | Optical Fibre 20 m duplex                |
| AY2705           |  | Optical Fibre 5 m duplex                 |

**Table 1.1:** Table of models and related items

## 2 Block Diagram



Figure 2.1: Block Diagram

### 3 Technical Specifications

| GENERAL                          | Form Factor<br>1-unit wide, NIM                                                                                                                                                                                                 | Weight<br>870 g                                                                                                                                                                                     |                                                                                                            |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| ANALOG INPUT                     | <b>Channels</b><br>32 channels<br>Single-ended                                                                                                                                                                                  | <b>Connector</b><br><ul style="list-style-type: none"> <li>[CH0:CH31]: 68-pin ERNI SMC with 1.27 mm pitch</li> <li>[0:15], [16:31]: 34 pin header-type male connector with 2.54 mm pitch</li> </ul> |                                                                                                            |
| DIGITAL CONVERSION               | <b>Impedance</b><br>$Z_{in} = 2.5 \text{ k}\Omega$                                                                                                                                                                              | <b>Full Scale Range (FSR)</b><br>$4 \text{ V}_{pp}$ (3.75 V <sub>pp</sub> with sliding scale enabled) or $8 \text{ V}_{pp}$ (7.5 V <sub>pp</sub> with sliding scale enabled)<br>SW selectable       | <b>Offset</b><br>The Sliding Scale automatically manages the DAC for DC offset adjustment on each channel. |
| CONVERSION GAIN                  | 1k, 2k, 4k, 8k, 16k                                                                                                                                                                                                             |                                                                                                                                                                                                     |                                                                                                            |
| DEAD TIME                        | 50 ns                                                                                                                                                                                                                           |                                                                                                                                                                                                     |                                                                                                            |
| MINIMUM RISE TIME                | 2 ns                                                                                                                                                                                                                            |                                                                                                                                                                                                     |                                                                                                            |
| INTEGRAL NON-LINEARITY (INL)     | < 0.05% in the range of (1:99) % of FSR                                                                                                                                                                                         |                                                                                                                                                                                                     |                                                                                                            |
| DIFFERENTIAL NON-LINEARITY (DNL) | $\leq 1\%$                                                                                                                                                                                                                      |                                                                                                                                                                                                     |                                                                                                            |
| ZERO SUPPRESSION                 | Zero Suppression threshold common to 8-channel groups and programmable in steps of ADC counts over the entire FSR                                                                                                               |                                                                                                                                                                                                     |                                                                                                            |
| GATE                             | GATE mode with linear gate width or programmable by software. The GATE signal is fed into the GATE LEMO connector.<br><b>Gate Propagation</b><br>Gate_IN/Gate_OUT propagation through GATE/GPO LEMO connectors                  |                                                                                                                                                                                                     |                                                                                                            |
| MEMORY                           | Multi-event Buffer of 1024 events                                                                                                                                                                                               |                                                                                                                                                                                                     |                                                                                                            |
| DIGITAL I/O                      | <b>CLK-IN (AMP Modu II)</b><br>AC coupled differential input clock<br>LVDS, ECL, PECL, LVPECL, CML<br>(single ended NIM/TTL available by A318 adapter)<br>Jitter < 100 ppm requested                                            | <b>GPO (LEMO)</b><br>Digital output that automatically propagates the GATE input<br>NIM/TTL; $R_t = 50 \Omega$                                                                                      |                                                                                                            |
|                                  | <b>GATE (LEMO)</b><br>Front panel digital input of<br>NIM/TTL logic: when high, the event is acquired; $Z_{in} = 50 \Omega$                                                                                                     | <b>REJ (LEMO)</b><br>Front panel digital input of<br>NIM/TTL logic: when high, the event is rejected<br>$Z_{in} = 50 \Omega$                                                                        |                                                                                                            |
| TIME STAMP                       | 48-bit counter, 8 ns step, 16 ns resolution, 625 h range                                                                                                                                                                        |                                                                                                                                                                                                     |                                                                                                            |
| ADC & MEM. CONTROLLER            | Altera Cyclone EP1C16 (one FPGA serves 16 channels)                                                                                                                                                                             |                                                                                                                                                                                                     |                                                                                                            |
| COMMUNICATION INTERFACE          | <b>Optical Link</b><br>CAEN CONET proprietary protocol<br>Up to 80 MB/s transfer rate<br>Daisy chainable: it is possible to connect up to 8 or 32 ADC modules to a single Optical Link Controller (respectively A2818 or A3818) | <b>USB</b><br>USB 2.0 compliant<br>Up to 30 MB/s transfer rate                                                                                                                                      |                                                                                                            |
| DPP FW SUPPORTED                 | Peak Sensing firmware                                                                                                                                                                                                           |                                                                                                                                                                                                     |                                                                                                            |
| FIRMWARE UPGRADE                 | Firmware can be upgraded via USB/Optical Link                                                                                                                                                                                   |                                                                                                                                                                                                     |                                                                                                            |
| SOFTWARE                         | General purpose C libraries, configuration tools, readout software (Windows and Linux support)                                                                                                                                  |                                                                                                                                                                                                     |                                                                                                            |
| POWER CONSUMPTIONS               | 3.6 A @ +6V (Typ.); 500mA @ -6V (Typ.)                                                                                                                                                                                          |                                                                                                                                                                                                     |                                                                                                            |

Table 3.1: Technical Specifications table

<sup>1</sup> This value leads to 14-bit dynamics.

## 4 Packaging and compliancy

The module is housed in a single-width NIM unit.

|                                                                                     | Part          | Description                                  | Qt |
|-------------------------------------------------------------------------------------|---------------|----------------------------------------------|----|
|    | N6741         | Digital Peak Sensing ADC                     | x1 |
|    | ERNI Cable    | ERNI 68-Pin, Pitch 1.27, FLAT cable, L = 7cm | x1 |
|   | USB Cable     | Standard USB A-B cable, USB-2.0, L=2MT       | x1 |
|  | Documentation | UM7493 – N6741 User Manual                   | x1 |

Table 4.1: Delivered kit content

**CAUTION:** to manage the product, consult the operating instructions provided.

When receiving the unit, the user is strictly recommended to:

- Inspect containers for damage during shipment. Report any damage to the freight carrier for possible insurance claims.
- Check that all the components received match those listed on the enclosed packing list as in **Table 4.1**. (CAEN cannot accept responsibility for missing items unless we are notified promptly of any discrepancies.)
- Open shipping containers; be careful not to damage contents.
- Inspect contents and report any damage. The inspection should confirm that there is no exterior damage to the unit such as broken knobs or connectors and that the front panel and display face are not scratched or cracked. Keep all packing material until the inspection has been completed.
- If damage is detected, file a claim with the carrier immediately and notify CAEN service.
- If equipment must be returned for any reason, carefully repack equipment in the original shipping container with original packing materials if possible. Please, contact CAEN service.

If equipment is to be installed later, place equipment in the original shipping container and store it in a safe place until ready to install.



**DO NOT SUBJECT THE ITEM TO UNDUE SHOCK OR VIBRATIONS**



**DO NOT BUMP, DROP OR SLIDE SHIPPING CONTAINERS**



**DO NOT LEAVE ITEMS OR SHIPPING CONTAINERS UNSUPERVISED IN AREAS WHERE UNTRAINED PERSONNEL MAY MISHANDLE THE ITEMS**



**USE ONLY ACCESSORIES WHICH MEET THE MANUFACTURER'S SPECIFICATIONS**

Official documentation, firmware updates, software tools, and accessories are available on the CAEN website [www.caen.it](http://www.caen.it) at the Digitizer web page. MyCAEN+ account needed for download (see Chap. 17).

## 5 PID (Product Identifier)

PID is the CAEN product identifier, an incremental number greater than 10000 that is unique for each product. The PID is on a label affixed to the product (Figure 5.1) and readable by software using the Get Information function of CAEN Upgrader tool (see Sect. 11.1).



Figure 5.1: PID location on the Desktop device (the number and digitizer model in the pictures are purely indicative)

# 6 Power Requirements

The table below resumes the N6741 power consumptions per relevant power supply rail.

| MODULE | SUPPLY VOLTAGE |        |
|--------|----------------|--------|
|        | +6V            | -6V    |
| N6741  | 3.6 A          | 500 mA |

**Table 6.1:** Power requirements table

# 7 Panels Description

## 7.1 Front Panel

| ANALOG INPUT                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                    | <p><b>FUNCTION</b><br/>One input connector from CH0 to CH31 receive the input analog signals.</p> <p><b>ELECTRICAL Specs</b><br/>Input dynamics: 4Vpp or 8Vpp<sup>2</sup><br/>Input impedance (<math>Z_{in}</math>): 2.5 kΩ<br/>Absolute max analog input voltage: 8 Vpp (with Vrail max +4 V or -4 V) for any DAC offset value.</p> <p><b>MECHANICAL Specs</b><br/>Series: ERNI SMC 68P connectors.<br/>Type: ERNI SMC-15476.<br/>Manufacturer: ERNI Electronics.</p> | <p><b>ACCESSORIES</b><br/>Analog signals can be fed into each channel using LEMO cables plugged into (see figures below and Sect. 10.2):</p> <ol style="list-style-type: none"> <li>1. the A746D adapter connected through the ERNI-ERNI connector</li> <li>2. the A385 adapters into the flat connectors of the N6741, which are enabled through the ERNI-ERNI adapter</li> </ol> |
|  | <p><b>PINOUT</b></p>                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                 |
|                                                                                    | <p><i>Note:</i> ensure that alignment is correct during insertion/extraction operations of the accessories; incorrect alignment may lead to connector damage. See also Sect. 10.2 for more details.</p>                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                |
|                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  <p>A385</p>                                                                                                                                                                                                                                                                                  |
|                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <p>Alternatively, when the N6741 is used in conjunction with the CAEN shaping amplifier N1068 or N1168, the output of the</p>                                                                                                                                                                                                                                                      |

<sup>2</sup> When the sliding scale is enabled, the full-scale range of the ADC is reduced by 1/16 (~3.75 V @4V and ~7.5 V @8V).

|  |                                                                                                                                                                                                                                                                                            |
|--|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | <p>amplifier can be directly connected with the peak sensing input through the A952 cable assembly.</p>   <p>A952</p> |
|--|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

| CLK IN / CLK OUT                                                                    |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                    |
|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | <p><b>FUNCTION</b><br/>Input connector for the external clock.</p> <p><b>ELECTRICAL Specs</b><br/>Sign. type: differential (LVDS, ECL, PECL, LVPECL, CML). CAEN provides single-ended to differential A318 cable adapter for CLK-IN.<br/>Coupling: AC (CLK-IN).<br/><math>Z_{\text{diff}}</math>: 100 <math>\Omega</math>.</p> | <p><b>MECHANICAL Specs</b><br/>Series: AMPMODU connectors.<br/>Type: 3-102203-4 (3-pin).<br/>Manufacturer: AMP Inc.</p> <p><b>PINOUT</b></p>  |

**CLK IN LED (GREEN):** indicates that the external clock is enabled.

| GPO / GATE / REJ                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                        |
|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | <p><b>FUNCTION</b></p> <ul style="list-style-type: none"> <li>GPO: digital output connector to propagate the Gate signal with its correct length, either linear with the gate input, or programmed via software.</li> <li>GATE: digital input connector for the external gate signal.</li> <li>REJ: digital input connector configurable as gate rejector.</li> </ul> <p><b>ELECTRICAL Specs</b><br/>Signal level: NIM or TTL.<br/>GATE/REJ Input impedance (<math>Z_{\text{in}}</math>): 50 <math>\Omega</math><br/>GPO requires 50 <math>\Omega</math> termination.</p> | <p><b>MECHANICAL Specs</b><br/>Series: 101 A 004 connectors.<br/>Type: DLP 101 A 004-28.<br/>Manufacturer: FISCHER.</p> <p><i>Alternatively:</i><br/>Type: EPL 00 250 NTN.<br/>Manufacturer: LEMO.</p> |

**TTL (GREEN), NIM (GREEN):** indicate the standard TTL or NIM is set for GPO, GATE, REJ.

| OPTICAL LINK PORT |
|-------------------|
|-------------------|

|                                                                                   |                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                     |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | <p><b>FUNCTION</b><br/>Optical LINK connector for data readout and flow control.<br/>Daisy chainable. Compliant to Multimode 62.5/125<math>\mu</math>m cable featuring LC connectors on both sides.</p> <p><b>ELECTRICAL Specs</b><br/>Transfer rate: up to 80 MB/s.</p> | <p><b>MECHANICAL Specs</b><br/>Series: SFF Transceivers.<br/>Type: FTLF8519F-2KNL (LC connectors).<br/>Manufacturer: FINISAR.</p> <p><b>PINOUT</b></p>  <p>TX (red wrap)<br/>RX (black wrap)</p> |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

**LINK LEDs (GREEN/YELLOW):** right LED (GREEN) indicates the network presence, while left LED (YELLOW) signals the data transfer activity.

| MON / $\Sigma$                                                                 | <p><b>FUNCTION</b><br/>USB connector for data readout and flow control.</p> <p><b>ELECTRICAL Specs</b><br/>Standard: compliant with USB 2.0 and USB 1.0.<br/>Transfer rate: up to 30 MB/s.</p> | <p><b>MECHANICAL Specs</b><br/>Series: USB connectors.<br/>Type: 787780-2 (B-Type).<br/>Manufacturer: AMP Inc..</p> |
|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| <p><b>USB LINK LED (GREEN):</b> indicates the USB communication is active.</p> |                                                                                                                                                                                                |                                                                                                                     |

| DIAGNOSTICS LEDs |  <p><b>PLL LOCK (GREEN):</b> indicates the PLL is locked to the reference clock.<br/> <b>PLL BYPS (GREEN):</b> not used.<br/> <b>RUN (GREEN):</b> indicates the acquisition is running (data taking).<br/> <b>TRG (GREEN):</b> indicates the gate is accepted.<br/> <b>DRDY (GREEN):</b> indicates the event/data is present in the Output Buffer.<br/> <b>BUSY (RED):</b> indicates all the buffers are full for at least one channel.</p> |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| LABELS | <p><b>FUNCTION</b></p> <p>Top:</p> <ul style="list-style-type: none"> <li>– Board model</li> <li>– Brief functional description of the module</li> </ul> <p>Bottom:</p> <ul style="list-style-type: none"> <li>– S/N: 4-digit Serial Number (old boards);</li> <li>– PID: 10-digit Product Identifier (recent boards).</li> </ul> |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                                                                                                                                                                                                                                                                                                                   |

# 8 Functional Description

In the following Chapter, operation principles and functional descriptions of the module are described in detail. The block diagram of the module can be found in Chap. 2.

## 8.1 System Architecture

The N6741 is a 32-channel Peak Sensing ADC board with an input range of 8V (or 4V by software selection), that can work either with positive or negative pulses. According to the selected polarity, the internal DAC is automatically adjusted to exploit the full range scale (refer to **Figure 8.1** on the right). The baseline offset cannot be adjusted by the user which must take care of proper offset adjustment of the input before feeding it into the peak sensing. An internal DAC offset is used by the sliding scale algorithm, and it is not available for input adjustment.



Figure 8.1: Analog Input Diagram

### 8.1.1 Board Calibration

During the production phase, the board is calibrated through a procedure that calculates the ADC value corresponding to each spanned DAC value on 1/16 of the full DAC scale (roughly corresponding to 1/16 of the full ADC scale) as the mean of a few thousand events. The calibration is required for the Sliding Scale technique, which is able to reduce the effect of the ADC's Differential Non-Linearity (DNL) on the measurement: during the acquisition a DAC offset, slowly varying (about 0.001%/msec of the full analog range) within the aforementioned DAC calibration interval, is continuously added to the analog input in order to convert a given pulse height over different ADC channels. After the A/D conversion, the FPGA subtracts to the measured peak height the ADC value measured during the calibration process at the DAC value used for the pulse acquisition, so that the actual pulse height value is subsequently processed. When the sliding scale is enabled, the full-scale range of the ADC is therefore reduced by about 1/16 of the full scale (~3.75 V @4V and ~7.5 V @8V).

## 8.2 Principles of Operation

The conversion is always initiated by an external signal feeding the GATE input (NIM or TTL) on the board front panel; the gate is common to all the 32 channels, whose conversion is therefore simultaneous. The algorithm in the FPGA recognizes the rising edge of the input pulse and evaluates the signal moving average for all the whole gate duration.

Two gate options are available for the peak search:

- **gate mode** (level sensitive): the gate lasts for the duration of the GATE input signal (see **Figure 8.2**);
- **edge mode** (edge sensitive): the gate starts with the leading edge of the GATE signal and lasts for a user programmable time, that can be set through register 0x8020 [RD1] (see **Figure 8.3**).

The N6741 is busy for the duration of the gate. In both cases, when the gate is over, each channel saves the converted value (up to 14 bits) into the local memory buffer and gets armed for a new gate. The readout logic creates an event data packet with a common header (including a 48-bit time stamp with 8 ns steps and 16 ns resolution and a trigger counter, among other information) followed by the converted peak values of the enabled channels.



**Figure 8.2:** Gate mode acquisition: the gate width is equal to the input gate width



**Figure 8.3:** Edge mode acquisition: the gate width is defined via 0x8020 register [RD1]

The REJ input on the front panel (NIM or TLL) is used to “discard” unwanted events, for example, it can be the logic output of a shaper that has identified a piled-up event. If the REJ signal is activated at any time during the gate, the event data packet will be made of a header and a flag identifying the rejected event (see Sect. 8.7.1).



**Figure 8.4:** Signal processing in case of Reject gate

It is also possible to enable the channel Amplitude Suppression: amplitude values below a programmable threshold will be discarded and will not be present in the data packet. The threshold value is common to groups of 8 channels.

## 8.3 Technical Features

### 8.3.1 Integral Non-Linearity

The *Integral Non-Linearity (INL)* represents the deviation of the entire transfer function from the ideal function. It is a commonly used measure of performance in analog-to-digital converters.

The system INL evaluation has been performed as shown in **Figure 8.5**.

The signals coming from a Charge Sensitive Preamplifier are emulated by the Digital Detector Emulator (DDE, CAEN DT5800). The emulated signal has a rising edge of 100 ns and an exponential decay with a time constant of 50  $\mu$ s. The pulse frequency is constant at 1 kHz and the pulse height changes according to the Poissonian distribution.



**Figure 8.5:** Setup to estimate the *Integral Non-Linearity* of the system

The output of the DDE (attenuated by 20 dB) feeds the CAEN Shaping Amplifier (Mod. N968). The coarse gain of the amplifier is 20 (minimum value), while the fine gain is tuned to have the last peak of the spectrum at 3750 channels of the peak sensing ADC. The shaping time ranged from 0.5 to 10  $\mu$ s. The output of the shaping amplifier feeds the channel input of the N6741, which is triggered by the digital output of the DDE.

The measurements have been performed at the shaping time values allowed by the N968 (namely: 0.5, 1, 2, 3, 6 and 10  $\mu$ s) and at 4K and 16K conversion gains, that is number of channels in the energy spectrum. In **Figure 8.6**, the INL values at 1, 3 and 10  $\mu$ s shaping times are displayed. The INL of the N6741 digital chain has been measured to be less than 0.07% over 99% of the Full-Scale Range (FSR).



**Figure 8.6:** Typical integral non-linearity for the system composed of the N6741 Peaks Sensing ADC and the CAEN N968 Shaping Amplifier at different values of shaping time (1, 3 and 10  $\mu$ s) and spectrum channels (4K and 16K)

The intrinsic resolution of the acquisition chain as a function of the shaping time is shown **Figure 8.7** for amplitudes corresponding to half and full dynamic scale (4V and 8V respectively). The resolution has been measured at different values of spectrum channels (4k, 8k, and 16k).



Figure 8.7: System resolution composed of the N6741 Peak Sensing ADC and the CAEN N968 Shaping Amplifier as a function of the shaping time for the two input dynamic range (4V and 8V)

### 8.3.2 Differential Non-Linearity

The *Differential Non-Linearity (DNL)* of the signal height measurement, is an important parameter for measuring the error in the analog-to-digital conversion. It has been measured using an analog pulse generator whose reference amplitude was externally provided through a ramp generator. In order not to be limited by statistics, the number of events collected for each amplitude bin was  $>> 10^4$ , the latter being the statistics required for the measurement to have a statistical precision of 1%.

The result is shown in the plot below: the DNL is better than 1%, the main uncertainty of the measurement coming from the non-flat distribution of the generated amplitudes.



Figure 8.8: Differential Non-Linearity of the system



**Note:** the DNL documented in this section does not refer to the ADC chip used to digitize the analog signals, but to the whole procedure leading to the measurement of the signal amplitude.

### 8.3.3 Throughput and Dead-Time

The maximum rate for a specific connection link and number of channels is defined as the rate at which the board goes full, i.e. when no more gate received by the board can be processed and are therefore discarded.

The result could vary according to the specifications of the PC and the memory occupancy. In the test, these factors were not significant for the measurement. Results are shown in **Figure 8.9**, where the measurements were taken both with the N6741 and V1741, in particular: VME USB for V1741 and the V1718 bridge, Direct USB for N6741, Direct fiber for V1741 with direct optical link connection (results are the same in the case of N6741 with direct optical link connection), VME fiber for V1741 with the V2718 bridge.



Figure 8.9: x741 rate and throughput as a function of the number of enabled channels and of different connection types: VME USB, Direct USB, VME fiber and Direct fiber. Refer to the text for more details

The N6741 dead time has been estimated by sending two gate pulses at a fixed frequency (the two signals were summed together before feeding the GATE connector). The time difference between the two was decreased until the readout data rate became half the input rate: when this happens the time distance between two consecutive triggers is lower than the sum between the acquisition window and the dead time, and therefore the peak sensing can process any other gate. The distance between the end of the acquisition window of a collected gate and the start of the subsequent gate at the largest possible trigger rate without trigger losses represents the dead time of the device: this was measured to be about 48 ns, corresponding to three clock cycles (the FPGA internal processing proceeds at 62.5 MHz clock) and is independent of the selected width of the acquisition window. In Figure 8.10, the GPO output is shown, where the two consecutive gates (NIM levels) are represented, and the distance between the two is about 40-48 ns (top and bottom respectively).



Figure 8.10: N6741 Dead-time measurement

### 8.3.4 Rise Time

The response of a traditional Peak Sensing board was strongly dependent of the input rise time value: for a correct peak detection the rise time should be at least of some tens of ns, while signals with too short rise time were not detected at all. In the case of Peak Sensing ADC, the input is sampled by the ADC with a sampling rate of 16 ns. In addition, at the peak detection, a mean value is taken of the peak samples, thus allowing the user to feed even shorter rise time. A test of the minimum accepted rise time has been made to measure the smallest rise time allowed to measure the peak.

The pulse emulator DT5810 [RD13] generated signals with fixed amplitude and decay time of 20  $\mu$ s. The rise time was varied in the range of 2 ns – 1  $\mu$ s. The minimum value of 2 ns was still accepted by the Peak Sensing ADC, and the peak resolution was compatible with all the other RMS values.



Figure 8.11: Peak resolution (RMS) vs rise time of the input pulse. Minimum value is 2 ns

## 8.4 Clock Distribution

The clock distribution of the module takes place on two domains: OSC-CLK and REF-CLK.

OSC-CLK is a fixed 50-MHz clock coming from a local oscillator which handles USB, Optical Link and Local Bus, that takes care of the communication between motherboard and mezzanines (see red traces in **Figure 8.12**).

REF-CLK handles ADC sampling, trigger logic, acquisition logic (samples storage into RAM, buffer freezing on trigger) through a clock chain. REF-CLK can be either an external (via the front panel CLK-IN connector) or an internal (via the 50-MHz local oscillator) source. In the latter mode, OSC-CLK and REF-CLK will be synchronous (the operation mode remains the same).

REF-CLK clock source selection can be done by writing bit[6] of register 0x8100 between the following modes:

- INT mode (default) means REF-CLK is the 50 MHz of the local oscillator (REF-CLK = OSC-CLK);
- EXT mode means REF-CLK source is the external frequency fed on CLK-IN connector.

The external clock signal must be differential (LVDS, ECL, PECL, LVPECL, CML) with a jitter lower than 100 ppm (see Chap. 3). CAEN provides the A318 cable to adapt single ended signals coming from an external clock unit into the differential CLK-IN connector (see Chap. 7).

The N6741 is equipped with a phase-locked-loop (PLL) and clock distribution device, AD9520. It receives the REF-CLK and generates the sampling clock for ADCs and the mezzanine FPGA (SAMP-CLK0 up to SAMPCLK3), as well as the trigger logic synchronization clock (TRG-CLK) and the output clock (CLK-OUT).

AD9520 configuration can be changed and stored into non-volatile memory. Changing the AD9520 configuration is primarily intended to be used for external PLL reference clock frequency change (see Sect. 8.5). The N6741 locks to an external 50 MHz reference clock with the default AD9520 configuration.

Refer to the AD9520 datasheet for more details:

[http://www.analog.com/static/imported-files/data\\_sheets/AD9520-3.pdf](http://www.analog.com/static/imported-files/data_sheets/AD9520-3.pdf)

*(in case the active link above does not work, copy and paste it on the internet browser)*



Figure 8.12: Clock Distribution Diagram

## 8.5 PLL Mode

The Phase Detector inside the AD9520 device allows to couple REF-CLK with an internal VCXO, which provides the nominal ADC frequency (62.5 MS/s).

As introduced in Sect. 8.4, the source of the REF-CLK signal (see Figure 8.12) can be external on CLK-IN front panel connector or internal from the 50 MHz local oscillator.

The following options are allowed:

1. 50 MHz internal clock source – this is the standard operation mode: the AD9520 dividers do not require to be reprogrammed (the board works in the AD9520 default configuration). The clock source selection bit (bit[6] of 0x8100) is in INT mode by default. REF-CLK = OSC-CLK.
2. 50 MHz external clock source – in this case, the clock source is taken from an external device; the AD9520 dividers do not need to be reprogrammed as the external frequency is the same as the default one. The clock source selection bit (bit[6] of 0x8100) must be set in EXT mode. CLK-IN = REF-CLK = OSC-CLK.
3. External clock source different from 50 MHz – the clock source is externally provided as in point 2, but the AD9520 dividers must now be reprogrammed to lock the VCXO to the new REF-CLK in order to provide out the nominal sampling frequency at 62.5 MS/s. The clock source selection bit (bit[6] of 0x8100) must be set in EXT mode. CLK-IN = REF-CLK  $\neq$  OSC-CLK.

If the board is locked, the PLL-LOCK front panel LED must be on.



**Note:** the user can update the PLL on the board by using the CAEN Upgrader software tool (see Chap. 10).

## 8.6 Trigger Clock

The Trigger logic works at 125 MHz, equal to 2·SAMP-CLK, while triggers are sensed, generated, and distributed by the motherboard at 62.5 MHz. The actual trigger clock has so the same frequency as the sampling clock (TRG-CLK = SAMPL-CLK).

## 8.7 Multi-Event Memory Organization

The internal memory of the N6741 can contain up to 1024 events. When the memory goes full, no further gate/trigger is accepted. The dead time counter also accounts for the dead time due to the memory full conditions. Read access to the memory for readout is always possible and it is completely independent of the data conversion and acquisition.

The data structure of the event is described in the following section, and it can be retrieved in the binary output format (RAW data dump, refer to next section and Sect. 10.4).

### 8.7.1 Event Structure

The event can be read out via USB or Optical Link. The data saving is enabled through the start acquisition, and it stops at the stop acquisition command. Data can be saved into three different ways: Raw, List and Histo.

### 8.7.2 List Format

The LIST mode allows to save the energy and time information related to all the enabled channels. The output file (*run0\_b0\_seg0.txt*) is a text file in column format. The first column represents the Trigger (namely the event number), the second one the Time Stamp and the other columns represent the pulse height (Energy in channels) of the event for each input channel.

When a channel is not enabled, the reported value is N/A. In case of enabled zero suppression, if the event does not exceed the zero-suppression threshold, the reported value is ZS.

### 8.7.3 Histo Format

The HISTO mode allows to save the spectrum of each channel (for channel 0, the output file is “*run0\_b0\_ch0.txt*”, for channel 1 the output file is “*run0\_b0\_ch1.txt*”, etc). Each channel has its own histo file and the file format is two-column spectrum (.txt). The order of the columns is: channel number and counts.

The HISTO mode allows to save the spectrum of each channel (for channel 0, the output file is “*run0\_b0\_ch0.txt*”, for channel 1 the output file is “*run0\_b0\_ch1.txt*”, etc). Each channel has its own histo file and the file format is two column spectrum (.txt). The order of the columns is: channel number and counts.

### 8.7.4 Raw Data Format

The user can select if saving or not the raw data of the subsequent run. Raw data are saved in binary format and corresponds to the board dump.



**Figure 8.13:** Event Format Example

An event is structured in:

**HEADER:** The Header (see [Figure 8.13](#)) consists of four words including the following information:

EVENT SIZE (bits[27:0] of 1<sup>st</sup> header word) is the total size of the event, i.e. the number of 32-bit long words to be read.

BOARD ID (bits[31:27] of 2<sup>nd</sup> header word) is the GEO address, meaningful for VME64X modules only.

BOARD FAIL FLAG (bit[26] of 2<sup>nd</sup> header word) is set to "1" as a consequence of a hardware problem (e.g. PLL unlocking). The user can collect more information about the cause by reading at register address 0x8178 and contacting CAEN Support Service if necessary (see Chap. [17](#)).

EXTENDED TRIGGER TIME TAG (bits[23:8] of 2<sup>nd</sup> header word) are the 16-bit most significant bit of the trigger timestamp.

GROUP MASK (bits[7:0] of 2<sup>nd</sup> header word) is the mask of the groups participating in the event (for example, GRO and GR1 participating → Group Mask = 0x3). Each group is made of 16 channels. This information must be used by the software to associate the correct amplitude to each channel (the first amplitude is related to the lowest active channel).

EVENT COUNTER (bits[23:0] of 3<sup>rd</sup> header word) is the trigger counter; it can count either accepted triggers only, or all triggers (bit[3] of register address 0x8100).

TRIGGER TIME TAG (bits[31:0] of 4<sup>th</sup> header word) are the 32 less significant bits of the 48-bit Extended Trigger Time Tag information in addition to the 16 bits (MSB) of the 2<sup>nd</sup> event word. The trigger time tag is reset at the start of acquisition. It increments with 125 MHz frequency (i.e. every 1/2 ADC clock cycle). The TTT value is read at half this frequency (i.e. 62.5 MHz) so that the specifications are 16 ns resolution and 625 h range (8 ns x (2<sup>48</sup> – 1)).

**DATA:** Data can be of variable format. An example of data format is reported in [Figure 8.13](#). The data section is composed of two groups of 16 channels, when enabled. For each group, the header is a single 32-bit word, regardless the number of enabled channels.

The information reported in the **group header** is:

REJ (bit[31]): when 1, the event has been rejected by the logic signal coming from the REJ LEMO front panel connector.

(↑↓) (bit[28]) represents the DAC direction. In the figure, it is symbolized by upward and backward arrows.

DAC value (bits[27:16]) is the value of the DAC used by the sliding scale algorithm, when enabled.

ENABLED CHANNELS (bit[15:0]) is the mask of the enabled channels, for example, if ch0 and ch10 are enabled, then this field will be equal to: 0x401.

The header is followed by the 32-bit data words for each group (DATA), where each word corresponds to two channels. Therefore, the number of data words is half of the number of enabled channels. If this number is odd, the number of words is rounded off to the biggest number of words.

For example, if channel 0 is the only enabled channel, the data format will consist of:

- board header (4 words)
- group 0 header (1 word)
- channel 0 data (1 word)
- header of the remaining groups (3 words).



**Note:** The 16<sup>th</sup> bit of each channel in DATA can be 1 if at list one point is overrange during the moving average.



**Note:** Data transfer starts from Channel 0 of Group 0; once all the data from one Group is transferred, data transfer from the subsequent Group begins.

## 8.8 Reset, Clear and Default Configuration

### 8.8.1 Global Reset

Global Reset is performed at power-on of the module or via software by write access at register address 0xEF24. It allows the board to clear the data off the Output Buffer, the event counter and performs a FPGAs global reset, which restores the FPGAs to the default configuration. It initializes all counters to their initial state and clears all detected error conditions.

### 8.8.2 Memory Reset

The Memory Reset clears the data off the Output Buffer.

The Memory Reset can be forwarded via a write access at register address 0xEF28 [**RD1**].

### 8.8.3 Timer Reset

The Timer Reset allows to initialize the trigger timer and it can be done at the start acquisition.

## 8.9 Data Transfer Capabilities and Events Readout

The board features a Multi-Event digital memory; once the event is written in the memory, it becomes available for readout via USB or Optical Link. During the memory readout, the board can store other events (independently from the readout) on the available free buffers.

The events are read out sequentially and completely, starting from the Header of the first available event, followed by the data from the enabled groups (from 0 to 1) as reported in **Figure 8.13**. Once an event is completed, the relevant memory buffer becomes free and ready to be written again (old data is lost). After the last word in an event, the first word (Header) of the subsequent event is readout. It is not possible to read out an event partially.

The size of an event (EVENT SIZE) is configurable and depends on register addresses 0x8020 and 0x800C, as well as on the number of enabled channels.

## 8.10 Optical Link and USB Access

The board houses a USB2.0 compliant port, providing a transfer rate up to 30 MB/s, and a Daisy chainable Optical Link (communication path which uses optical fiber cables as physical transmission line) able to transfer data at 80 MB/s. Therefore, it is possible to connect up to eight N6740 to a single Optical Link Controller by using the A2818 PCI card or the A4818 adapter, while up to thirty-two N6741 with the A3818 PCIe card.

Detailed information can be found at the relevant controller web page on CAEN website.

# 9 Drivers & Libraries

## 9.1 Drivers

To interface with the board, CAEN provides Windows® and Linux® drivers for the different types of the supported physical communication links:

- **CONET Optical Link**, managed by the A2818 (PCI) A3818 (PCIe) cards. The driver installation packages are downloadable for free on CAEN website at the A2818 or A3818 page respectively ([login required](#)).



**Note:** For the installation of the Optical Link driver, refer to the User Manual of the specific card [\[RD14\]](#)[\[RD15\]](#).

- **USB2.0 Link**. The driver installation packages are downloadable for free on CAEN website at the digitizer page ([login required](#)).



**Note:** to install the USB Link driver on Windows OS, refer to the dedicated Guide [\[RD12\]](#). Linux users can follow the installation instructions of the ReadMe file included in the packet.

- **USB-3.0 Link**, managed by the A4818 (USB3-to-CONET) Adapter. The driver installation package is downloadable for free on the CAEN website at the adapter page ([login required](#)). Find the installation instructions in the adapter data sheet [\[RD16\]](#).

## 9.2 Libraries

CAEN libraries are a set of middleware software required by CAEN software tools for a correct functioning. These libraries, including also demo and example programs, represent a powerful base for users who want to develop customized applications for the digitizer control (communication, configuration, readout, etc.):

- **CAENComm** library manages the communication at low level (read and write access). The purpose of the CAENComm is to implement a common interface to the higher software layers, masking the details of the physical channel and its protocol, thus making the libraries and applications that rely on the CAENComm independent from the physical layer. Moreover, the CAENComm requires the CAENVMElib library (access to the VME bus) even in the cases where the VME is not used. This is the reason **why CAENVMElib must be already installed on your PC before installing the CAENComm**.

The CAENComm installation package, the relevant documentation [\[RD3\]](#) and the link to the required CAENVMElib, are available on CAEN website in the "Download" tab at the CAENComm Library page.

- **CAENPeakSensingLib** is a set of functions specifically designed for the x741 Digital Peak Sensing ADC boards. The CAENPeakSensingLib library is based on the CAENComm which is in turn based on CAENVMElib. For this reason, **the CAENVMElib and CAENComm libraries must be already installed on the host PC before installing the CAENPeakSensingLib**.

The CAENPeakSensingLib installation package is available on CAEN website in the "Download" tab at the Peak Sensing page.

CAENComm (and other libraries here described) supports the following communication channels (see [Figure 9.1](#)):

PC → USB → N6741

PC → PCI (A2818) → CONET → N6741

PC → PCIe (A3818) → CONET → N6741

PC → USB → A4818 → CONET → N6741



Figure 9.1: Drivers and software layers

# 10 Software

This Section will guide you through the installation of the **Peak Sensing Data Acquisition Software** and will highlight the main features of the N6741 board.

## 10.1 Software Installation

**Peak Sensing Data Acquisition Software** is a command line application which shows the x741 operation using the APIs displayed by **CAENPeakSensingLib**.

The installation steps of the **Peak Sensing Data Acquisition Software** are:

- Go to CAEN N6741 web page:  
[www.caen.it/download/?filter=N6741](http://www.caen.it/download/?filter=N6741)
- Download the **CAENPeakSensingLib** and the **Peak Sensing Demo Software** package related to your OS.
- Unzip the downloaded packages.
- Install first the CAENPeakSensingLib and all the CAEN libraries needed. The installation order is:
  - CAENVME Lib
  - CAENComm Lib
  - CAENPeakSensingLib
- Install the **Peak Sensing Demo Software** according to the corresponding OS:
  - **For Windows users:** launch the CAEN Upgrader Setup executable file, then follow the installer instructions.

To open the software, go under the path: C:\Users\<USERNAME>\PeakSensing\_DAQ

Launch the executable. The *configuration file* can be modified in the folder itself.

- **For Linux users:** follow the installation instructions within the README file inside the package.

The *library* can be installed with the command:

```
sudo sh install (32bit OS)  
sudo sh install_64 (64bit OS)
```

The *software* package can be installed with the commands:

```
./configure  
make  
sudo make install
```

To launch the software, write PeakSensing\_DAQ in a command shell. The *configuration file* is located by default under the folder /etc/PeakSensing\_DAQ/PeakSensing\_Config.txt. The user can also modify a local copy of the file and write the command PeakSensing\_DAQ\_Config\_file.txt to execute that specific file.

## 10.2 Acquisition setup

The section is intended to deal with the main features of CAEN N6741 – Digital Peak Sensing ADC step by step. A typical spectroscopy acquisition chain, by using x741 module, is shown in **Figure 10.1**.



**Figure 10.1:** Typical spectroscopy acquisition chain with x741 module

To run the system, the signals and gate must be plugged in the Channel Inputs and GATE connector, respectively. The acquisition gate used for the peak detection can be generated using this signal in two different ways:

- **gate mode:** the gate lasts for the duration of the GATE signal (NIM or TTL);
- **edge mode:** the gate starts with the leading edge of the GATE signal and lasts for a user programmable time.

The board is busy for the whole duration of the gate and it does not accept any further trigger until the gate is over, although it counts all the triggers, including the rejected ones.

In **Figure 10.2**, the typical signals related to a system with x741 is shown. The blue signal is the preamplified signal, the cyan one is the gaussian signal from shaping amplifier (in this example CAEN Mod. N1068 [RD8]) fed in input to the peak sensing, the magenta one is the GATE start and finally the green signal is the user programmed gate, approximately 10  $\mu$ s long.



**Figure 10.2:** Oscilloscope screenshot of the typical x741 trigger mode working conditions. From top to bottom, the signal from preamplifier (blue), the output of the shaping amplifier (cyan), the GATE start (signal fed into the GATE connector, magenta), and user programmed gate, approximately 10  $\mu$ s long (green).

The connection between the N6741 and the shaping amplifier can be directly done through the A952 cable assembly (**Figure 10.3**).



Figure 10.3: Connection between the Peak Sensing ADC and Shaping Amplifier (right) through the A952 cable (left)

If a different shaping amplifier is available, it is possible to convert the inputs into LEMO through the A746D 32ch board adapter or through two A385 16ch adapters (Figure 10.4). An ERNI-ERNI cable is required to adapt the ERNI input to the desired adapter.



Figure 10.4: Connection of the A746D LEMO adapter (left) and the connection of two A385 adapters (right)



Figure 10.5: Pin-out of the A385 LEMO adapter

## 10.3 Getting Started

The paragraphs below highlight the main functions provided by **CAEN Peak Sensing Data Acquisition Software** after you have performed two basic actions:

- turn on the system and connect it to the PC;
- launch the CAEN Peak Sensing Data Acquisition Software.

All the boards have been calibrated previously and, after launch, the software allows to upload the calibration (see **Figure 10.6**).



```

C:\Users\frontend\Desktop\nuovo pacchetto\PeakSensing_package\PeakSensing_package\P...
*****
Opening Configuration File ..\..\..\PeakSensing_Config.txt
Open peak-sensing devices
Board 0: link ID: 0; Node ID: 0; Base Address: 0
Get board info and set board-specific parameters
*****
Connected to CAEN Peak-Sensing Model N6741
ROC FPGA Release is 04.18 - Build 3222
AMC FPGA Release is 00.12 - Build 3225
*****
Program peak-sensing
Readout buffer malloc
Counter malloc
Calibration upload
Open plotter
[s] start/stop the acquisition, [q] quit, [space key] help

```

**Figure 10.6:** Command window opening

The command window allows to run the main actions like Start/Stop the acquisition via “s” button and other operations listed by “space key”, as shown in the following picture (see **Figure 10.7**).



```

[s] start/stop the acquisition, [q] quit, [space key] help
Bindkey help
[p] Plot one event
[q] Quit
[r] Reset Counters
[s] Start/Stop acquisition
[t] Send a software trigger (single shot)
[T] Send a software trigger (continuous)
[0-7] Plot: include/exclude group channels (if enabled)
[8]/[9] Plot: move to the previous/next channel group
[+]/[-] Plot: move to the next/previous board
[space] This help

Press a key to continue

```

**Figure 10.7:** List of the main software commands

During the acquisition, the command window reports the information related to the board activity. More in details:

- Board: board number;
- Real time: full acquisition time;
- Live Time: time available for data taking;
- Dead Time: time unavailable for data taking as % of full acquisition time;
- Throughput: amount of transmitted data;
- Detected trigger rate: rate of valid triggers/gates at the GATE input connector;
- Processed trigger rate: rate of the processed triggers/gates;
- Pile-up Rate: rate of the pile-up event occurred;
- Channel index: name of the input channel being displayed;
- Saturated (SAT): percentage of excluded events due to the saturation effect;
- Suppressed: percentage of suppressed events due to the rejection gate;

- OCR: output counting rate, namely number of processed events;
- OCR (incl. SAT): output counting rate that includes the saturated events;
- Trigger index: event number;
- Event timestamp: time of the recorded event.



```

Select C:\Users\frontend\Desktop\nuovo pacchetto\PeakSensing_package\PeakSensing_package\PS_software\bin...

Board 0(plotted)
Real time      : 5.04 s
Live Time      : 5.03 s
Dead Time      : 0.20 %
Throughput     : 0.004 MB/s
Detected trigger rate : 0.100 kHz
Processed trigger rate : 0.100 kHz
Pile-up Rate   : 0.000 kHz
Channel index  : 0 1 2 3 4 5 6 7
Saturated(SAT) : 0.00 N/A N/A N/A N/A N/A N/A N/A %
Suppressed     : 0.00 N/A N/A N/A N/A N/A N/A N/A %
OCR           : 0.100 N/A N/A N/A N/A N/A N/A N/A kcps
OCR(incl. SAT) : 0.100 N/A N/A N/A N/A N/A N/A N/A kcps
Last plotted event : 503
Event timestamp : 5036246440 ns
Acquisition stopped

```

**Figure 10.8:** Acquisition report

While **PeakSensing.exe** is running, a gnuplot window containing the live acquisition spectrum is also active. In **Figure 10.9**, an example of a  $^{137}\text{Cs}$  energy spectrum is shown in both linear and logarithmic scale, obtained with the N641 peak sensing on channel 0. The source signal was provided by a LaBr<sub>3</sub> scintillator, while the readout was made of the CAEN N1068 shaping amplifier and the N6741 in the 4096 channels configuration, settable in the peak sensing configuration file as it will be explained in the next section.



**Figure 10.9:**  $^{137}\text{Cs}$  energy spectrum acquired on channel 0 of the Peak Sensing ADC in linear and logarithmic scale (left and right respectively)

## 10.4 Configuration File

The CAEN Peak Sensing Acquisition Software configures the board according to the parameters provided by the configuration files and executes readout cycles from the board itself. The acquisition settings and connection type can be modified before launching the program.

The setting modes can be related to a single board or can be the same for several boards, and moreover they can be spread to some or all the channel groups. The software manages the 32 channels of the module via 2 groups. Each group is composed of 16 channels set in the same way, except for the Zero-suppression threshold, which is common among 8-channels groups. There is a hierarchy in the modes concerning a specific setting: if a setting can be GROUP-dependent, it can also be BOARD-dependent or COMMON, but not all option that are COMMON can also be BOARD- or GROUP- dependent.

The configuration file format is text type, structured in separate lines commands. For each line, initial spacing characters (spaces, tabs, etc.) are ignored.

If the first character line is #, the line is considered as commented and all content is ignored. The valid lines (not commented) are structured as follows, where:

*parameter\_id* [*parameter\_value*]

- *parameter\_id*: a keyword that specifies the parameter name
- *parameter\_value*: the value of the parameter

*parameter\_id* and *parameter\_value* must be separated at least by a space character.



**Note:** parameters values must be modified before starting an acquisition cycle. Any modification to the parameters during an acquisition will become valid only after closing and relaunching the **PeakSensing\_DAQ.exe** file.

### 10.4.1 CONNECTION TYPE

Select your connection type among the possible choices, USB or OPTICAL LINK:

```
OPEN [LINK TYPE] [LINK NUM] [CONET NODE] [BA]
```

Where LINK TYPE:

```
# USB [LINKNUM] 0 -> Desktop/NIM board connected through USB
# USB [LINKNUM] [BA] -> VME board connected through USB-V1718 (BA = BaseAddress of the VME board, 32 bit hex)
# PCI [LINKNUM] [CONET NODE] 0 -> Desktop/NIM/VME board connected through CONET (optical link)
# PCI [LINKNUM] [CONET NODE] [BA] -> VME board connected through V2718 (BA = BaseAddress of the VME board, 32 bit hex)
```

In the following example, the N6741 board is connected to the computer through the direct USB connection. The USB connection must be set:

```
OPEN USB 0 0
```

### 10.4.2 DISPLAY AREA

The acquired spectra are displayed via GnuPlot graphical interface. The GnuPlot executable is automatically loaded by the software, anyway the user can define the path of its own version.

```
# GNUPLOT_PATH ".\gnuplot_exec\win\"
```

The refresh of the statistics and plot can be modified via STAT\_REFRESH and PERIODIC\_PLOT. For example, the following setting corresponds to a refresh period of 1msec:

```
STAT_REFRESH 1000
```

```
PERIODIC_PLOT YES
```

### 10.4.3 DATA SAVING OPTIONS

The data output can be saved according to the three options listed in Sect. 8.7.1: "Raw" (binary format) "List" (a list of time stamp and pulse height for each enabled channel in .txt format), and "Histo" (the histogram of pulse height in .txt format). Options are YES/NO to enable/disable the corresponding output file.

```
OUTFILE_RAW YES
OUTFILE_LIST YES
OUTFILE_HISTO YES
```

Files are saved in the same directory of the executable file, or in the user-defined folder by writing the path in the following line command:

```
OUTFILE_PATH PeakSensing_output\
OUTFILE_NAME run0
```



**Note:** The default output directory created by the software is: "*UserDir*"\Peaksensinsg\_DAQ\PeakSensing\_output (Windows), and "*UserDir*"/PeakSensing\_output/ (Linux)

The default file name is run0. According to the user "file\_name", the file name will then be written as:

```
"file_name"_raw_b#_seg#.bin for the raw
"file name"_list_b#_seg#.txt for the list
"file_name"_histo_b#_c#.txt for the histo
```

Where *b*, *c*, and *seg* identify the board, channel and output segment respectively (segmented according to OUTFILE\_MAXSIZE, the maximum size of each segment, in MB).

```
OUTFILE_MAXSIZE 300
```

### 10.4.4 INPUT SIGNALS

The available input range options are 4V and 8V. Polarity and range of the input signals can be set via the following command line:

```
POLARITY (POSITIVE/NEGATIVE)
INPUT RANGE (8V/4V)
```

For example, a positive signal and 8V range correspond to the following settings:

```
POLARITY POSITIVE
INPUT_RANGE 8V
```

The channels acquisition can be configured in several way via the command line:

```
ENABLE_INPUT(VALUE)
```

Where VALUE is the mask of enabled channels expressed as a hex number where each bit corresponds to a channel index and 1 is set for each enabled channel. VALUE ranges from 0x1 to 0xFFFFFFFF for NIM.

For example, if only channel 0 is enabled, VALUE = 0x1, if the first 8 channels are enabled (ch0 to ch7), VALUE = 0xFF. To enable all the 64 channels, write VALUE = 0xFFFFFFFF

*ENABLE\_INPUT 0x1* → Channel 0 is enabled for the acquisition

*ENABLE\_INPUT 0xFFFFFFFF* → The 32 channels are enabled for the acquisition

## 10.4.5GATE

The Gate is the same for all channels and can be set in a range from 16 nanoseconds to 16 millisecond. The Gate parameter value is expressed in microseconds.

### GATE\_WIDTH (0/16 msec)

- *GATE\_WIDTH = 0* → the board accepts an acquisition gate signal from the GATE connector
- *GATE\_WIDTH > 0* → the board opens an acquisition gate of width GATE\_WIDTH when a Gate edge is detected on GATE connector

For example:

*GATE\_WIDTH 16* → corresponds to a Gate width equal to 16 microseconds.



**Note:** The programmable time for the gate width must be less than 16 ms .

The signal type of the front panel I/O LEMO connectors can be set as NIM or TTL, via the command line:

### FPIO\_LEVEL(NIM/TTL)

## 10.4.6SLIDING SCALE

The sliding scale parameter allows to enable/disable the corresponding algorithm (see Sect. 8.3.2). If it is enabled, the ADC scale is limited to 4096-256 counts and the calibration value (loaded in the SRAM) is subtracted to the sample value. If it is not enabled, the calibration subtraction is not performed.

### SLIDING SCALE(YES/NO)

*SLSCALE\_ENABLE YES* → enables the sliding scale algorithm.



**Note:** It is recommended to leave the sliding scale **ENABLED**.

## 10.4.7DATA PLOT

The number of channels of the spectrum is selectable by the command line:

### SPECTRUM\_CHANNEL (1k, 2k, 4k, 8k, 16k)

For example:

*SPECTRUM\_CHANNEL 4k* → generates spectra with 4k channels.



**Note:** When the input range is 4V, the SPECTRUM\_CHANNEL value equal to 16k is not allowed.

The channels plotting can be enabled via the command line:

### ENABLE\_GRAPH(CHANNEL\_MASK)

Where CHANNEL\_MASK corresponds to the mask of enabled channels of each group to be plotted. CHANNEL\_MASK ranges from 0x1 to 0xFF (from channel 0 to all channels enabled). During the acquisition, the plotted channels for the plotted group can be enabled/disabled by pressing the 0-7 keys

*ENABLE\_GRAPH 0x1* → Channel 0 is enabled for plotting

A similar command is available for the groups, where each group is made of 8 consecutive channels.

### GROUP\_GRAPH (GROUP\_INDEX)

Where GROUP\_INDEX ranges from 0 to 3. During the acquisition, the group index can be incremented/decremented by pressing the 8(-) and 9(+) keys.

*GROUP\_GRAPH 0* → The first group is enabled for plotting.

## 10.4.8ZERO SUPPRESSION

The zero suppression allows the user to reduce the amount of data transferred from the board by transferring only those events with pulse height higher than the zero-suppression threshold. When it is enabled, the user can select a threshold value for each group of eight channels. The same value is then applied to all channels of the same group.

ZS\_ENABLE(YES/NO)

ZS\_THRESHOLD (0-Spectrum N channels)

For example, if the zero suppression is enabled, with thresholds given by the ZS\_THRESHOLD group parameter, the configuration file could be:

*ZS\_ENABLE YES*

*[GROUP 0]*

*ZS\_THRESHOLD 50*

*[GROUP 1]*

*ZS\_THRESHOLD 40*

*[GROUP 2]*

*ZS\_THRESHOLD 50*

# 11 Software Tools

CAEN provides additional tools to interface the 741 Peak Sensing family, which are available for [free download](#) at the “Software” section on CAEN website.

## 11.1 CAEN Upgrader

CAEN Upgrader is a free software composed of command line tools together with a Java Graphical User Interface.

CAEN Upgrader, for the N6741, allows in few easy steps to:

- Upload different FPGA firmware versions on the board.
- Read the firmware release of the board and the bridge (when included in the communication chain).
- Upgrade the internal PLL.
- Get the Board Info file, useful in case of support.

CAEN Upgrader can operate with Windows and Linux, 32 and 64-bit OSs.

The software relies on the CAENComm and CAENVMElib libraries (see Chap. 9) and requires third-party Java™ SE 8 update 40 (or later) to be installed.



Figure 11.1: CAEN Upgrader Graphical User Interface

CAEN Upgrader installation package can be downloaded on CAEN web site in the “Configuration Tools” section ([login required](#)).

CAEN provides a guide to the software features and usage [RD2], free downloadable at the same section above.

 **Note:** CAEN Upgrader is available for Windows® platforms (32 and 64-bit) as stand-alone version (all the required CAEN libraries are installed locally with the program). Only the drivers for the specific communication link must be installed apart by the user. The CAEN Upgrader version for Linux® platform is not stand-alone, so it needs the required libraries to be installed apart by the user.

## 11.2 CAENComm Demo

**CAENComm Demo** is a simple program developed in C/C++ source code and provided both with Java™ and LabVIEW™ GUI interface. The demo mainly allows for a full board configuration at low level by direct read/write access to the registers and may be used as a debug instrument.



**Figure 11.2:** CAENComm Demo Java and LabVIEW graphical interface

The Demo is included in the CAENComm library installation Windows package, which can be downloaded on CAEN web site in the "Software Libraries" section (**login required**).

CAEN provides the Demo description in the CAENComm library User Manual [RD3], free downloadable at the section above.

**Note:** CAENComm Demo is available for Windows® platforms (32 and 64-bit) and requires CAENComm and CAENVMElib as additional software to be installed by the user (see Chap. 9).



## 12 HW Installation

- The Module fits into all NIM crates
- Turn the crate OFF before board insertion/removal
- Remove all cables connected to the front panel before board insertion/removal

**CAUTION:** this product needs proper cooling:



**USE ONLY CRATES WITH FORCED COOLING AIR FLOW SINCE OVERHEATING THE BOARD MAY DEGRADE ITS PERFORMANCES!**

**CAUTION:** this product needs proper handling.



**N6741 DO NOT SUPPORT LIVE INSERTION (HOT SWAP)! REMOVE OR INSERT THE BOARD WHEN THE NIM CRATE IS POWERED OFF!**



**ALL CABLES MUST BE REMOVED FROM THE FRONT PANEL BEFORE EXTRACTING THE BOARD FROM THE CRATE!**

### 12.1 Power-on Sequence

To power on the board, perform the following steps:

1. Insert the N6741 into the crate.
2. Power up the crate.

### 12.2 Power-on Status

At power-on the module is in the following status:

- The Output Buffer is cleared.
- Registers are set to their default configuration.

After powering on, only the NIM and PLL LOCK LEDs must stay on (see **Figure 12.1**).



**Figure 12.1:** Front panel LEDs status at power-on

# 13 Firmware and Upgrades

The board hosts one FPGA on the mainboard and two FPGAs per mezzanine (i.e. one FPGA per 16 channels). The channel FPGAs firmware is identical. A unique file is provided that will update all the FPGAs at the same time.

**ROC FPGA MAINBOARD FPGA (Readout Controller + VME interface):**

FPGA Altera Cyclone EP1C20.

**AMC FPGA MEZZANINE FPGA (ADC readout/Memory Controller):**

FPGA Altera Cyclone EP3C40

The firmware is stored onto the on-board FLASH memory. Two copies of the firmware are stored in two different pages of the FLASH, referred to as Standard (STD) and Backup (BKP). At power-on, a micro-controller reads the FLASH memory and programs the module automatically loading the first working firmware copy, that is the STD one in normal operating.

It is possible to upgrade the board firmware via USB or Optical Link by writing the FLASH with the CAEN Upgrader software (see Chap. 11).

**IT IS STRONGLY SUGGESTED TO OPERATE THE BOARD UPON THE STD COPY OF THE FIRMWARE. UPGRADES ARE SO RECOMMENDED ONLY ON THE STD PAGE OF THE FLASH. THE BKP COPY IS TO BE INTENDED ONLY FOR RECOVERY USAGE. IF BOTH PAGES RESULT CORRUPTED, THE USER WILL NO LONGER BE ABLE TO UPLOAD THE FIRMWARE VIA USB OR OPTICAL LINK AGAIN AND THE BOARD NEEDS TO BE SENT TO CAEN IN REPAIR!**

## 13.1 Firmware Updates

The N6741 is delivered running the Peak Sensing firmware.

The firmware updates are available for free download at the N6741 Download page on CAEN website ([login required](#)).

## 13.2 Firmware File Description

The programming file has the CFA extension (CAEN Firmware Archive). It is an archiving file format that aggregates all the programming files of the same firmware kind which are compatible with the same board family.

The CFA naming convention follows this general scheme:

- x<FAMILY>\_rev\_X.Y\_W.Z.CFA

where x<FAMILY> are all the supported boards (the x741 includes N6741 and V1741), X.Y is the major/minor revision number of the mainboard FPGA, and W.Z is the major/minor revision number of the channel FPGA.

## 13.3 Troubleshooting

In case of upgrade failure (e.g. STD FLASH page is corrupted), the user can try to reboot the board: after a power cycle, the system programs the board automatically from the alternative FLASH page (e.g. BKP FLASH page), if this is not corrupted as well. The user can so perform a further upgrade attempt on the corrupted page to restore the firmware copy.

**BECAUSE OF AN UPGRADE FAILURE, THE SW7 DIP SWITCH POSITION MAY NOT CORRESPOND TO THE FLASH PAGE FIRMWARE COPY LOADED ON THE BOARD FPGAs.**

When a failure occurs during the upgrade of the STD page of the FLASH, which compromises the communication with the N6741, the user can perform the following recovering procedure as first attempt:

- force the board to reboot loading the copy of the firmware stored on the BKP page of the FLASH. To do that, power off the crate, switch the dedicated SW1 switch to BKP position and power on the crate;
- use CAEN Upgrader to read the firmware revision (in this case the one of the BKP copy). If this succeeds, it is so possible to communicate again with the board;
- use CAEN Upgrader to load the proper firmware file on the STD page, then power off the crate, switch SW1 back to STD position and power on the crate.

If neither of the procedures here described succeeds, it is recommended to send the board back to CAEN in repair (see Chap. 17)

# 14 Instructions for Cleaning

The equipment may be cleaned with isopropyl alcohol or deionized water and air dried. Clean the exterior of the product only.

Do not apply cleaner directly to the items or allow liquids to enter or spill on the product.

## 14.1 Cleaning the Touchscreen

To clean the touchscreen (if present), wipe the screen with a towelette designed for cleaning monitors or with a clean cloth moistened with water.

Do not use sprays or aerosols directly on the screen; the liquid may seep into the housing and damage a component. Never use solvents or flammable liquids on the screen.

## 14.2 Cleaning the Air Vents

It is recommended to occasionally clean the air vents (if present) on all vented sides of the board. Lint, dust, and other foreign matter can block the vents and limit the airflow. Be sure to unplug the board before cleaning the air vents and follow the general cleaning safety precautions.

## 14.3 General Cleaning Safety Precautions

CAEN recommends cleaning the device using the following precautions:

- 1) Never use solvents or flammable solutions to clean the board.
- 2) Never immerse any parts in water or cleaning solutions; apply any liquids to a clean cloth and then use the cloth on the component.
- 3) Always unplug the board when cleaning with liquids or damp cloths.
- 4) Always unplug the board before cleaning the air vents.
- 5) Wear safety glasses equipped with side shields when cleaning the board.

## 15 Device Decommissioning

After its intended service, it is recommended to perform the following actions:

- Detach all the signal/input/output cable.
- Wrap the device in its protective packaging.
- Insert the device in its packaging (if present).



**THE DEVICE SHALL BE STORED ONLY AT THE ENVIRONMENT CONDITIONS SPECIFIED IN THE MANUAL, OTHERWISE PERFORMANCES AND SAFETY WILL NOT BE GUARANTEED**

## 16 Disposal

The disposal of the equipment must be managed in accordance with Directive 2012/19 / EU on waste electrical and electronic equipment (WEEE).



The crossed bin symbol indicates that the device shall not be disposed with regular residual waste.



# 17 Technical Support

To contact CAEN specialists for requests on the software, hardware, and board return and repair, it is necessary a MyCAEN+ account on [www.caen.it](http://www.caen.it):

<https://www.caen.it/support-services/getting-started-with-mycaen-portal/>

All the instructions for use the Support platform are in the document:



A paper copy of the document is delivered with CAEN boards.

The document is downloadable for free in PDF digital format at:

<https://www.caen.it/safety-information-product-support>





R5560SE  
128 Channel 14 bit 125 MS/s Open FPGA  
Digitizer



#### **CAEN S.p.A.**

Via Vetraia 11  
55049 - Viareggio  
Italy  
Phone +39 0584 388 398  
Fax +39 0584 388 959  
info@caen.it  
[www.caen.it](http://www.caen.it)



#### **CAEN GmbH**

Brunnenweg 9  
64331 Weiterstadt  
Germany  
Tel. +49 (0)212 254 4077  
Mobile +49 (0)151 16 548 484  
info@caen-de.com  
[www.caen-de.com](http://www.caen-de.com)

#### **CAEN Technologies, Inc.**

1 Edgewater Street - Suite 101  
Staten Island, NY 10305  
USA  
Phone: +1 (718) 981-0401  
Fax: +1 (718) 556-9185  
info@caentechnologies.com  
[www.caentechnologies.com](http://www.caentechnologies.com)

#### **CAENspa INDIA** Private Limited

B205, BLDG42, B Wing,  
Azad Nagar Sangam CHS,  
Mhada Layout, Azad Nagar, Andheri (W)  
Mumbai, Mumbai City,  
Maharashtra, India, 400053  
info@caen-india.in  
[www.caen-india.in](http://www.caen-india.in)



Copyright © CAEN SpA. All rights reserved. Information in this publication supersedes all earlier versions. Specifications subject to change without notice.