



Rev. 4 - January 18<sup>th</sup>, 2023

# 740 DPP-QDC Registers

Register Description for 740 DPP-QDC



## Purpose of this Manual

The User Manual contains the full description of the DPP-QDC firmware registers for 740 family series. The description is compliant with the DPP-QDC firmware revision **4.25\_135.17**. For future release compatibility check in the firmware history files.

## Change Document Record

| Date                              | Revision | Changes                                                                                                                                                                                                                                                     |
|-----------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| November 24 <sup>th</sup> , 2015  | 00       | Initial Release                                                                                                                                                                                                                                             |
| October 5 <sup>th</sup> , 2016    | 01       | Modified attribute for register DPP Algorithm Control. Improved overall registers description.                                                                                                                                                              |
| June 16 <sup>th</sup> , 2017      | 02       | Modified attribute for register Record Length. Modified register name Individual Trigger Threshold of Group n Sub Channel m. Added register Group n Low Channels DC Offset Individual Correction and Group n High Channels DC Offset Individual Correction. |
| September 16 <sup>th</sup> , 2020 | 03       | Modified registers DPP Algorithm Control, Group n Low Channels DC Offset Individual Correction, Pre Trigger, Gate Offset, Run/Start/Stop Delay. Removed register Shaped Trigger Width.                                                                      |
| January 18 <sup>th</sup> , 2023   | 04       | Added registers 0x1n78 and 0x1n7C. Modified bit[7], bit[19:18] of register 0x1n40, and bit[12:0] of register 0x8110.                                                                                                                                        |

## Symbols, abbreviated terms and notation

|         |                                     |
|---------|-------------------------------------|
| ADC     | Analog-to-Digital Converter         |
| AMC     | ADC & Memory Controller             |
| DAQ     | Data Acquisition                    |
| DAC     | Digital-to-Analog Converter         |
| DC      | Direct Current                      |
| DPP     | Digital Pulse Processing            |
| DPP-QDC | DPP for Charge to Digital Converter |
| DPP-PHA | DPP for Pulse Height Analysis       |
| DPP-PSD | DPP for Pulse Shape Discrimination  |
| LVDS    | Low-Voltage Differential Signal     |
| ROC     | ReadOut Controller                  |
| USB     | Universal Serial Bus                |

## Manufacturer Contacts



### CAEN S.p.A.

Via Vetraia, 11 55049 Viareggio (LU) - ITALY  
Tel. +39.0584.388.398 Fax +39.0584.388.959  
[www.caen.it](http://www.caen.it) | [info@caen.it](mailto:info@caen.it)  
©CAEN SpA – 2023

## Limitation of Responsibility

If the warnings contained in this manual are not followed, CAEN will not be responsible for damage caused by improper use of the device. The manufacturer declines all responsibility for damage resulting from failure to comply with the instructions for use of the product. The equipment must be used as described in the user manual, with particular regard to the intended use, using only accessories as specified by the manufacturer. No modification or repair can be performed.

## Disclaimer

No part of this manual may be reproduced in any form or by any means, electronic, mechanical, recording, or otherwise, without the prior written permission of CAEN SpA.

The information contained herein has been carefully checked and is believed to be accurate; however, no responsibility is assumed for inaccuracies. CAEN SpA reserves the right to modify its products specifications without giving any notice; for up to date information please visit [www.caen.it](http://www.caen.it).

## Made in Italy

We remark that all our boards have been designed and assembled in Italy. In a challenging environment where a competitive edge is often obtained at the cost of lower wages and declining working conditions, we proudly acknowledge that all those who participated in the production and distribution process of our devices were reasonably paid and worked in a safe environment (while this is true for the boards marked "MADE IN ITALY", we cannot guarantee for third-party manufacturers).



# Index

|                                                                 |          |
|-----------------------------------------------------------------|----------|
| <b>Purpose of this Manual</b> . . . . .                         | <b>2</b> |
| <b>Change document record</b> . . . . .                         | <b>2</b> |
| <b>Symbols, abbreviated terms and notation</b> . . . . .        | <b>2</b> |
| <b>1 Registers and Data Format</b> . . . . .                    | <b>6</b> |
| Register Address Map . . . . .                                  | 6        |
| Gate Width . . . . .                                            | 9        |
| Gate Offset . . . . .                                           | 10       |
| Fixed Baseline . . . . .                                        | 11       |
| Pre Trigger . . . . .                                           | 12       |
| DPP Algorithm Control . . . . .                                 | 13       |
| Trigger Hold-Off Width . . . . .                                | 15       |
| Trigger Out Width . . . . .                                     | 16       |
| Channel Overthreshold Width . . . . .                           | 17       |
| Group n Status . . . . .                                        | 18       |
| AMC Firmware Revision . . . . .                                 | 19       |
| DC Offset . . . . .                                             | 20       |
| Channel Enable Mask of Group n . . . . .                        | 21       |
| Group n Low Channels DC Offset Individual Correction . . . . .  | 22       |
| Group n High Channels DC Offset Individual Correction . . . . . | 23       |
| Individual Trigger Threshold of Group n Sub Channel m . . . . . | 24       |
| Board Configuration . . . . .                                   | 25       |
| Aggregate Organization . . . . .                                | 26       |
| Number of Events per Aggregate . . . . .                        | 27       |
| Record Length . . . . .                                         | 28       |
| Acquisition Control . . . . .                                   | 29       |
| Acquisition Status . . . . .                                    | 31       |
| Software Trigger . . . . .                                      | 32       |
| Global Trigger Mask . . . . .                                   | 33       |
| Front Panel TRG-OUT (GPO) Enable Mask . . . . .                 | 34       |
| LVDS I/O Data . . . . .                                         | 35       |
| Front Panel I/O Control . . . . .                               | 36       |
| Group Enable Mask . . . . .                                     | 38       |
| ROC FPGA Firmware Revision . . . . .                            | 39       |
| Voltage Level Mode Configuration . . . . .                      | 40       |
| Software Clock Sync . . . . .                                   | 41       |
| Board Info . . . . .                                            | 42       |
| Analog Monitor Mode . . . . .                                   | 43       |
| Event Size . . . . .                                            | 44       |
| Time Bomb Downcounter . . . . .                                 | 45       |
| Fan Speed Control . . . . .                                     | 46       |
| Run/Start/Stop Delay . . . . .                                  | 47       |
| Board Failure Status . . . . .                                  | 48       |
| Disable External Trigger . . . . .                              | 49       |
| Front Panel LVDS I/O New Features . . . . .                     | 50       |
| Buffer Occupancy Gain . . . . .                                 | 51       |
| Extended Veto Delay . . . . .                                   | 52       |
| Readout Control . . . . .                                       | 53       |
| Readout Status . . . . .                                        | 54       |
| Board ID . . . . .                                              | 55       |

|                                                        |    |
|--------------------------------------------------------|----|
| MCST Base Address and Control . . . . .                | 56 |
| Relocation Address . . . . .                           | 57 |
| Interrupt Status/ID . . . . .                          | 58 |
| Interrupt Event Number . . . . .                       | 59 |
| Aggregate Number per BLT . . . . .                     | 60 |
| Scratch . . . . .                                      | 61 |
| Software Reset . . . . .                               | 62 |
| Software Clear . . . . .                               | 63 |
| Configuration Reload . . . . .                         | 64 |
| Configuration ROM Checksum . . . . .                   | 65 |
| Configuration ROM Checksum Length BYTE 2 . . . . .     | 66 |
| Configuration ROM Checksum Length BYTE 1 . . . . .     | 67 |
| Configuration ROM Checksum Length BYTE 0 . . . . .     | 68 |
| Configuration ROM Constant BYTE 2 . . . . .            | 69 |
| Configuration ROM Constant BYTE 1 . . . . .            | 70 |
| Configuration ROM Constant BYTE 0 . . . . .            | 71 |
| Configuration ROM C Code . . . . .                     | 72 |
| Configuration ROM R Code . . . . .                     | 73 |
| Configuration ROM IEEE OUI BYTE 2 . . . . .            | 74 |
| Configuration ROM IEEE OUI BYTE 1 . . . . .            | 75 |
| Configuration ROM IEEE OUI BYTE 0 . . . . .            | 76 |
| Configuration ROM Board Version . . . . .              | 77 |
| Configuration ROM Board Form Factor . . . . .          | 78 |
| Configuration ROM Board ID BYTE 1 . . . . .            | 79 |
| Configuration ROM Board ID BYTE 0 . . . . .            | 80 |
| Configuration ROM PCB Revision BYTE 3 . . . . .        | 81 |
| Configuration ROM PCB Revision BYTE 2 . . . . .        | 82 |
| Configuration ROM PCB Revision BYTE 1 . . . . .        | 83 |
| Configuration ROM PCB Revision BYTE 0 . . . . .        | 84 |
| Configuration ROM FLASH Type . . . . .                 | 85 |
| Configuration ROM Board Serial Number BYTE 1 . . . . . | 86 |
| Configuration ROM Board Serial Number BYTE 0 . . . . . | 87 |
| Configuration ROM VCXO Type . . . . .                  | 88 |

# 1 Registers and Data Format

All registers described in the User Manual are 32-bit wide. In case of VME access, **A24** and **A32** addressing mode can be used.

## Register Address Map

The table below reports the complete list of registers that can be accessed by the user. The register names in the first column can be clicked to be redirected to the relevant register description. The register address is reported on the second column as a hex value. The third column indicates the allowed register access mode, where:

- R **Read only.** The register can be accessed in read only mode.
- W **Write only.** The register can be accessed in write only mode.
- R/W **Read and write.** The register can be accessed both in read and write mode.

According to the attribute reported in the fourth column, the following choices are available:

- G **Group register.** In case of 740 and 742 digitizer families, some registers manage **groups** of channels. Group registers have M instances, where M is the total number of groups. Write access can be performed in single group mode (one group at a time) or broadcast (simultaneous write access to all groups). Read command must be in single group mode. Single group access can be performed at address 0x1nXY, where n identifies the n<sup>th</sup> group, while broadcast write can be performed at the address 0x80XY. For example:
  - access to address 0x1320 to read/write register 0x1n20 for group 3 of the board. In case of 740 and 742 board, group 3 corresponds to channels from 24 to 31 (8 channels per group). The same value is applied to all channels in the same group.
  - to write the same value for all groups in the board, access to 0x8020 (broadcast write). To read the corresponding value, access to the individual address 0x1n20.
- C **Common register.** Register with this attribute has a single instance, therefore read and write access can be performed at address 0x80XY only.

| Register Name                                         | Address                                    | Mode | Attribute |
|-------------------------------------------------------|--------------------------------------------|------|-----------|
| Gate Width                                            | 0x1n30, 0x8030                             | R/W  | G         |
| Gate Offset                                           | 0x1n34, 0x8034                             | R/W  | G         |
| Fixed Baseline                                        | 0x1n38, 0x8038                             | R/W  | G         |
| Pre Trigger                                           | 0x1n3C, 0x803C                             | R/W  | G         |
| DPP Algorithm Control                                 | 0x1n40, 0x8040                             | R/W  | G         |
| Trigger Hold-Off Width                                | 0x1n74, 0x8074                             | R/W  | G         |
| Trigger Out Width                                     | 0x1n78, 0x8078                             | R/W  | G         |
| Channel Overthreshold Width                           | 0x1n7C, 0x807C                             | R/W  | G         |
| Group n Status                                        | 0x1n88                                     | R    | G         |
| AMC Firmware Revision                                 | 0x1n8C                                     | R    | G         |
| DC Offset                                             | 0x1n98, 0x8098                             | R/W  | G         |
| Channel Enable Mask of Group n                        | 0x1nA8, 0x80A8                             | R/W  | G         |
| Group n Low Channels DC Offset Individual Correction  | 0x1nC0, 0x80C0                             | R/W  | G         |
| Group n High Channels DC Offset Individual Correction | 0x1nC4, 0x80C4                             | R/W  | G         |
| Individual Trigger Threshold of Group n Sub Channel m | 0x1nD0 + (4m), 0x80D0 + (4m)               | R/W  | G         |
| Board Configuration                                   | 0x8000, 0x8004 (BitSet), 0x8008 (BitClear) | R/W  | C         |
| Aggregate Organization                                | 0x800C                                     | R/W  | C         |
| Number of Events per Aggregate                        | 0x8020                                     | R/W  | C         |
| Record Length                                         | 0x8024                                     | R/W  | C         |
| Acquisition Control                                   | 0x8100                                     | R/W  | C         |
| Acquisition Status                                    | 0x8104                                     | R    | C         |
| Software Trigger                                      | 0x8108                                     | W    | C         |
| Global Trigger Mask                                   | 0x810C                                     | R/W  | C         |
| Front Panel TRG-OUT (GPO) Enable Mask                 | 0x8110                                     | R/W  | C         |
| LVDS I/O Data                                         | 0x8118                                     | R/W  | C         |
| Front Panel I/O Control                               | 0x811C                                     | R/W  | C         |
| Group Enable Mask                                     | 0x8120                                     | R/W  | C         |
| ROC FPGA Firmware Revision                            | 0x8124                                     | R    | C         |
| Voltage Level Mode Configuration                      | 0x8138                                     | R/W  | C         |
| Software Clock Sync                                   | 0x813C                                     | W    | C         |
| Board Info                                            | 0x8140                                     | R    | C         |
| Analog Monitor Mode                                   | 0x8144                                     | R/W  | C         |
| Event Size                                            | 0x814C                                     | R    | C         |
| Time Bomb Downcounter                                 | 0x8158                                     | R    | C         |
| Fan Speed Control                                     | 0x8168                                     | R/W  | C         |
| Run/Start/Stop Delay                                  | 0x8170                                     | R/W  | C         |
| Board Failure Status                                  | 0x8178                                     | R    | C         |
| Disable External Trigger                              | 0x817C                                     | R/W  | C         |
| Front Panel LVDS I/O New Features                     | 0x81A0                                     | R/W  | C         |
| Buffer Occupancy Gain                                 | 0x81B4                                     | R/W  | C         |
| Extended Veto Delay                                   | 0x81C4                                     | R/W  | C         |
| Readout Control                                       | 0xEF00                                     | R/W  | C         |
| Readout Status                                        | 0xEF04                                     | R    | C         |
| Board ID                                              | 0xEF08                                     | R/W  | C         |
| MCST Base Address and Control                         | 0xEF0C                                     | R/W  | C         |
| Relocation Address                                    | 0xEF10                                     | R/W  | C         |
| Interrupt Status/ID                                   | 0xEF14                                     | R/W  | C         |
| Interrupt Event Number                                | 0xEF18                                     | R/W  | C         |
| Aggregate Number per BLT                              | 0xEF1C                                     | R/W  | C         |
| Scratch                                               | 0xEF20                                     | R/W  | C         |
| Software Reset                                        | 0xEF24                                     | W    | C         |
| Software Clear                                        | 0xEF28                                     | W    | C         |

|                                                     |        |   |   |
|-----------------------------------------------------|--------|---|---|
| <b>Configuration Reload</b>                         | 0xEF34 | W | C |
| <b>Configuration ROM Checksum</b>                   | 0xF000 | R | C |
| <b>Configuration ROM Checksum Length BYTE 2</b>     | 0xF004 | R | C |
| <b>Configuration ROM Checksum Length BYTE 1</b>     | 0xF008 | R | C |
| <b>Configuration ROM Checksum Length BYTE 0</b>     | 0xF00C | R | C |
| <b>Configuration ROM Constant BYTE 2</b>            | 0xF010 | R | C |
| <b>Configuration ROM Constant BYTE 1</b>            | 0xF014 | R | C |
| <b>Configuration ROM Constant BYTE 0</b>            | 0xF018 | R | C |
| <b>Configuration ROM C Code</b>                     | 0xF01C | R | C |
| <b>Configuration ROM R Code</b>                     | 0xF020 | R | C |
| <b>Configuration ROM IEEE OUI BYTE 2</b>            | 0xF024 | R | C |
| <b>Configuration ROM IEEE OUI BYTE 1</b>            | 0xF028 | R | C |
| <b>Configuration ROM IEEE OUI BYTE 0</b>            | 0xF02C | R | C |
| <b>Configuration ROM Board Version</b>              | 0xF030 | R | C |
| <b>Configuration ROM Board Form Factor</b>          | 0xF034 | R | C |
| <b>Configuration ROM Board ID BYTE 1</b>            | 0xF038 | R | C |
| <b>Configuration ROM Board ID BYTE 0</b>            | 0xF03C | R | C |
| <b>Configuration ROM PCB Revision BYTE 3</b>        | 0xF040 | R | C |
| <b>Configuration ROM PCB Revision BYTE 2</b>        | 0xF044 | R | C |
| <b>Configuration ROM PCB Revision BYTE 1</b>        | 0xF048 | R | C |
| <b>Configuration ROM PCB Revision BYTE 0</b>        | 0xF04C | R | C |
| <b>Configuration ROM FLASH Type</b>                 | 0xF050 | R | C |
| <b>Configuration ROM Board Serial Number BYTE 1</b> | 0xF080 | R | C |
| <b>Configuration ROM Board Serial Number BYTE 0</b> | 0xF084 | R | C |
| <b>Configuration ROM VCXO Type</b>                  | 0xF088 | R | C |

## Gate Width

Sets the Gate width for the charge integration used in the energy spectra calculation

Address 0x1n30, 0x8030  
Mode R/W  
Attribute G

| Bit     | Description                                                             |
|---------|-------------------------------------------------------------------------|
| [11:0]  | Number of samples for the Gate width. Each sample corresponds to 16 ns. |
| [31:12] | Reserved                                                                |

## Gate Offset

Corresponds to the shift in time of the integration gate position with respect to the trigger

Address 0x1n34, 0x8034  
Mode R/W  
Attribute G

| Bit    | Description                                                                    |
|--------|--------------------------------------------------------------------------------|
| [8:0]  | Number of samples for the Gate Offset width. Each sample corresponds to 16 ns. |
| [31:9] | Reserved                                                                       |

## Fixed Baseline

The baseline calculation can be performed either dynamically or statically. In the first case the user can set the samples of the moving average window through register 0x1n40. In the latter case the user must disable the automatic baseline calculation through bits[22:20] of register 0x1n40 and set the desired value of fixed baseline through this register. The baseline value then remains constant for the whole acquisition.

NOTE: This register is ignored in case of dynamic calculation.

Address 0x1n38, 0x8038  
Mode R/W  
Attribute G

| Bit     | Description                           |
|---------|---------------------------------------|
| [11:0]  | Value of Fixed Baseline in LSB counts |
| [31:12] | Reserved                              |

## Pre Trigger

The Pre Trigger defines the number of samples before the trigger in the waveform saved into memory.

Address 0x1n3C, 0x803C  
Mode R/W  
Attribute G

| Bit    | Description                                                                                                                                                                                                 |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [8:0]  | Number of samples Ns of the Pre Trigger width. The value is expressed in steps of sampling frequency (16 ns).<br>NOTE: the Pre Trigger value must be greater than the Gate Offset value by at least 112 ns. |
| [31:9] | Reserved                                                                                                                                                                                                    |

## DPP Algorithm Control

Management of the DPP algorithm features

Address 0x1n40, 0x8040  
 Mode R/W  
 Attribute G

| Bit     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [2:0]   | Charge Sensitivity: defines how many pC of charge correspond to one channel of the energy spectrum. Options are:<br>000: 0.16 pC;<br>001: 0.32 pC;<br>010: 0.64 pC;<br>011: 1.28 pC;<br>100: 2.56 pC;<br>101: 5.12 pC;<br>110: 10.24 pC;<br>111: 20.48 pC.                                                                                                                                                                                                                                                                                                                                                            |
| [3]     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| [4]     | Internal Test Pulse. It is possible to enable an internal test pulse for debugging purposes. The ADC counts are replaced with the built-in pulse emulator. Options are:<br>0: disabled.<br>1: enabled.                                                                                                                                                                                                                                                                                                                                                                                                                |
| [6:5]   | Test Pulse Rate. Set the rate of the built-in test pulse emulator. Options are:<br>00: 1 kHz;<br>01: 10 kHz;<br>10: 100 kHz;<br>11: 1 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| [7]     | Channel overthreshold width enable. When enabled, the overthreshold signals of each channel are stretched, according to the content of register 0x1n7C. Options are:<br>0 = disabled;<br>1 = enabled.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| [8]     | Charge Pedestal: when enabled a fixed value of 1024 is added to the charge. This feature is useful in case of energies close to zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| [11:9]  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| [14:12] | Input smoothing factor n. In case of noisy signal it is possible to apply a smoothing filter, where each sample is replaced with the mean value of n previous samples. When enabled, the trigger is evaluated on the smoothed samples, while the charge integration will be performed on the samples corresponding to the "Analog Probe" selection (bits[13:12] of register 0x8000). In any case the output data contains the smoothed samples. Options are:<br>000: disabled;<br>001: 2 samples;<br>010: 4 samples;<br>011: 8 samples;<br>100: 16 samples;<br>101: 32 samples;<br>110: 64 samples;<br>111: Reserved. |
| [15]    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| [16]    | Pulse Polarity. Options are:<br>0: positive pulse;<br>1: negative pulse.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| [17]    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

|         |                                                                                                                                                                                                                                                                                                                                                                           |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [19:18] | Trigger Mode. Options are:<br>00: Normal mode. Each channel can self-trigger independently from the other channels.<br>01: Paired mode. Each channel of a couple 'n' acquire the event in logic OR between its self-trigger and the self-trigger of the other channel of the couple. Couple n corresponds to channel n and channel n+2;<br>10: Reserved.<br>11: Reserved. |
| [22:20] | Baseline Mean. Sets the number of events for the baseline mean calculation. Options are:<br>000: Fixed: the baseline value is fixed to the value set in register 0x1n38;<br>001: 4 samples;<br>010: 16 samples;<br>011: 64 samples.                                                                                                                                       |
| [23]    | Reserved                                                                                                                                                                                                                                                                                                                                                                  |
| [24]    | Disable Self Trigger. If disabled, the self-trigger can be still propagated to the TRG-OUT front panel connector, though it is not used by the channel to acquire the event. Options are:<br>0: self-trigger enabled;<br>1: self-trigger disabled.                                                                                                                        |
| [29:25] | Reserved                                                                                                                                                                                                                                                                                                                                                                  |
| [30]    | Trigger Hysteresis. The trigger can be inhibited during the trailing edge of a pulse, to avoid re-triggering on the pulse itself. Options are:<br>0 (default value): enabled;<br>1: disabled.                                                                                                                                                                             |
| [31]    | Reserved                                                                                                                                                                                                                                                                                                                                                                  |

## Trigger Hold-Off Width

The Trigger Hold-Off is a logic signal of programmable width generated by a channel in correspondence with its local self-trigger. Other triggers are inhibited for the overall Trigger Hold-Off duration

Address 0x1n74, 0x8074  
Mode R/W  
Attribute G

| Bit     | Description                                       |
|---------|---------------------------------------------------|
| [15:0]  | Set the Trigger Hold-Off width in steps of 16 ns. |
| [31:16] | Reserved                                          |

## Trigger Out Width

This register is used to set the width of the Trigger Out signal generated as OR of the 8-channel groups self-triggers. The Trigger Out signal is sent to the TRG-OUT connector of the board's front panel. In case of VME form factor only, the Trigger Out signal is also sent to the LVDS pins as nTrigger. To set the signal on nTrigger LVDS pins:

- set LVDS I/O as output via register 0x811C;
- enable LVDS New Features via bit[8] of register 0x811C;
- use register 0x81A0 to set nBUSY/nVETO mode .

Address 0x1n78, 0x8078  
 Mode R/W  
 Attribute G

| Bit     | Description                                                            |
|---------|------------------------------------------------------------------------|
| [15:0]  | Set the Trigger Out width in number of ADC clock cycles (16 ns steps). |
| [31:16] | Reserved.                                                              |

## Channel Overthreshold Width

The Channel Overthreshold is the overthreshold signal of each single channel. This signal can be stretched per 8-channels group by fixing its width in this register. The stretching of the signal must be enabled at bit[7] of reg. 0x1n40.

Address 0x1n7C, 0x807C  
Mode R/W  
Attribute G

| Bit     | Description                                                                      |
|---------|----------------------------------------------------------------------------------|
| [15:0]  | Set the Channel Overthreshold Width in number of ADC clock cycles (16 ns steps). |
| [31:16] | Reserved                                                                         |

## Group n Status

This register contains the status information common to all the channels of group n.

Address 0x1n88  
Mode R  
Attribute G

| Bit | Description                |
|-----|----------------------------|
| [2] | If 1, the SPI bus is busy. |

## AMC Firmware Revision

Returns the DPP firmware revision (mezzanine level).

To control the mother board firmware revision see register 0x8124.

For example: if the register value is 0xC3218303:

- Firmware Code and Firmware Revision are 131.3;
- Build Day is 21;
- Build Month is March;
- Build Year is 2012.

NOTE: since 2016 the build year started again from 0.

|           |        |
|-----------|--------|
| Address   | 0x1n8C |
| Mode      | R      |
| Attribute | G      |

| Bit     | Description                                                                                                    |
|---------|----------------------------------------------------------------------------------------------------------------|
| [7:0]   | Firmware revision number                                                                                       |
| [15:8]  | Firmware DPP code. Each DPP firmware has a unique code.                                                        |
| [19:16] | Build Day (lower digit)                                                                                        |
| [23:20] | Build Day (upper digit)                                                                                        |
| [27:24] | Build Month. For example: 3 means March, 12 is December.                                                       |
| [31:28] | Build Year. For example: 0 means 2000, 12 means 2012.<br>NOTE: since 2016 the build year started again from 0. |

## DC Offset

This register allows to adjust the baseline position (i.e. the 0 Volt) of the input signal on the ADC scale. The ADC scale ranges from 0 to  $2^{N_{\text{Bit}}} - 1$ , where  $N_{\text{Bit}}$  is the number of bits of the on-board ADC. The DAC controlling the DC Offset has 16 bits, i.e. it goes from 0 to 65535 independently from the NBit value and the board type.

Typically a DC Offset value of 32K (DAC mid-scale) corresponds to about the ADC mid-scale. Increasing values of DC Offset make the baseline decrease. The range of the DAC is about 5% (typ.) larger than the ADC range, hence DAC settings close to 0 and 64K correspond to ADC respectively over and under range.

**WARNING:** before writing this register, it is necessary to check that bit[2] = 0 at 0x1n88, otherwise the writing process will not run properly!

|           |                |
|-----------|----------------|
| Address   | 0x1n98, 0x8098 |
| Mode      | R/W            |
| Attribute | G              |

| Bit     | Description                      |
|---------|----------------------------------|
| [15:0]  | DC Offset value in DAC LSB unit. |
| [31:16] | Reserved                         |

## Channel Enable Mask of Group n

Enable/disable selected channels of group n.

NOTE: this register must not be accessed while the acquisition is running.

Address 0x1nA8, 0x80A8  
Mode R/W  
Attribute G

| Bit    | Description                                                                              |
|--------|------------------------------------------------------------------------------------------|
| [7:0]  | Bit m enables/disables channel m of group n. Options are:<br>0: disabled;<br>1: enabled. |
| [31:8] | Reserved.                                                                                |

## Group n Low Channels DC Offset Individual Correction

The DC Offset set through the 0x1n98 register applies commonly to all the channels of the group, but the channel baselines usually result misaligned due to intrinsic offset. In order to align the baselines and so guarantee a trigger threshold setting (0x1nD0) effective on all the channels, this register allows to apply a 8-bit positive offset correction to the ADC output value individually for the four low channels of group n.

EXAMPLE: applying a 255 offset value (FF) to channel 2 of group 3 implies writing 0x00FF0000 at register address 0x13C0.

|           |                |
|-----------|----------------|
| Address   | 0x1nC0, 0x80C0 |
| Mode      | R/W            |
| Attribute | G              |

| Bit    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:0] | <p>Individual DC Offset Mask. Options are:</p> <p>0x000000FF = applies a FF (255) DC offset to the first channel of group n;</p> <p>0x0000FF00 = applies a FF (255) DC offset to the second channel of group n;</p> <p>0x00FF0000 = applies a FF (255) DC offset to the third channel of group n;</p> <p>0xFF000000 = applies a FF (255) DC offset to the fourth channel of group n.</p> <p>NOTE: this register is supported from AMC FPGA default firmware revision 135.9 on.</p> |

## Group n High Channels DC Offset Individual Correction

According to what described for 0x1nC0, this register allows to apply a 8-bit positive offset correction to the ADC output value individually for the four high channels of group n.

EXAMPLE: applying a 255 offset correction (FF) to channel 6 of group 5 implies writing 0x0000FF00 at register address 0x16C4.

Address            0x1nC4, 0x80C4  
 Mode              R/W  
 Attribute        G

| Bit    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:0] | <p>Individual DC Offset Mask. Options are:</p> <p>0x000000FF = applies a FF (255) offset correction to the fifth channel of group n;</p> <p>0x0000FF00 = applies a FF (255) offset correction to the sixth channel of group n;</p> <p>0x00FF0000 = applies a FF (255) offset correction to the seventh channel of group n;</p> <p>0xFF000000 = applies a FF (255) offset correction to the eighth channel of group n.</p> <p>NOTE: this register is supported from AMC FPGA default firmware revision 135.9 on.</p> |

## Individual Trigger Threshold of Group n Sub Channel m

Set the individual trigger threshold for sub-channel m of group n, where m = 0, ..., 7, and n = 0, ..., 3 (n = 0, ..., 7) in case of DT/NIM (VME/VX64). The trigger threshold can be set individually for each channel of the board to optimize the system performances.

Address            0x1nD0 + (4m), 0x80D0 + (4m)  
Mode              R/W  
Attribute        G

| Bit     | Description                                                                                                                                       |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| [11:0]  | Set the number of LSB counts for the Trigger Threshold, where 1 LSB = 0.49 mV for 740 series.<br>The threshold is referred to the baseline level. |
| [31:12] | Reserved                                                                                                                                          |

## Board Configuration

This register contains general settings for the board configuration.

Address 0x8000, 0x8004 (BitSet), 0x8008 (BitClear)  
 Mode R/W  
 Attribute C

| Bit     | Description                                                                                                                                                                                                                    |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [3:0]   | Reserved: must be 0                                                                                                                                                                                                            |
| [4]     | Reserved: must be 1.                                                                                                                                                                                                           |
| [7:5]   | Reserved: must be 0                                                                                                                                                                                                            |
| [8]     | Individual trigger: must be 1                                                                                                                                                                                                  |
| [11:9]  | Reserved: must be 0                                                                                                                                                                                                            |
| [13:12] | Analog Probe: Selects which signal is associated to the Analog trace in the readout data.<br>Options are:<br>00: Input;<br>01: Smoothed Input;<br>10: Baseline;<br>11: Reserved.                                               |
| [15:14] | Reserved: must be 0                                                                                                                                                                                                            |
| [16]    | Waveform Recording: enables the data recording of the waveform. The user must define the number of samples to be saved in the Record Length 0x1n24 register. Options are:<br>0: disabled;<br>1: enabled.                       |
| [17]    | Extras Recording: when enabled the EXTRAS word is saved into the event data. Refer to the "Channel Aggregate Data Format" chapter below for more details about the EXTRAS word.<br>Options are:<br>0: disabled;<br>1: enabled. |
| [18]    | Time Stamp Recording: must be 1                                                                                                                                                                                                |
| [19]    | Charge Recording: must be 1                                                                                                                                                                                                    |
| [21:20] | External Trigger mode. The external trigger mode on TRG-IN connector can be used according to the following options:<br>00: Trigger;<br>01: Veto;<br>10: Anti-Veto;<br>11: Reserved.                                           |
| [31:22] | Reserved: must be 0                                                                                                                                                                                                            |

## Aggregate Organization

The internal memory of the digitizer can be divided into a programmable number of aggregates, where each aggregate contains a specific number of events. This register defines how many aggregates can be contained in the memory.  
 NOTE: this register must not be modified while the acquisition is running.

Address 0x800C  
 Mode R/W  
 Attribute C

| Bit    | Description                                                                                                                                                                                                                                                                                   |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [3:0]  | Aggregate Organization $N_b$ : the number of aggregates is equal to $N_{aggr} = 2^{N_b}$ . The corresponding values of $N_b$ and $N_{aggr}$ are:<br>$N_b: N_{aggr}$<br>0x0: 1<br>0x1: 2<br>0x2: 4<br>0x3: 8<br>0x4: 16<br>0x5: 32<br>0x6: 64<br>0x7: 128<br>0x8: 256<br>0x9: 512<br>0xA: 1024 |
| [31:4] | Reserved: must be 0                                                                                                                                                                                                                                                                           |

## Number of Events per Aggregate

The board has a fixed amount of RAM memory to save the events. The memory is divided into a programmable number of buffer, called "aggregates", whose number of events can be programmed by this register.

|           |        |
|-----------|--------|
| Address   | 0x8020 |
| Mode      | R/W    |
| Attribute | C      |

| Bit     | Description                    |
|---------|--------------------------------|
| [10:0]  | Number of events per aggregate |
| [31:11] | Reserved                       |

## Record Length

Sets the record length for the waveform acquisition

Address 0x8024  
Mode R/W  
Attribute C

| Bit     | Description                                                                                 |
|---------|---------------------------------------------------------------------------------------------|
| [12:0]  | Number of samples ( $N_s$ ) for the waveform acquisition. Each sample corresponds to 16 ns. |
| [31:13] | Reserved                                                                                    |

## Acquisition Control

This register manages the acquisition settings.

Address 0x8100  
Mode R/W  
Attribute C

| Bit   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [1:0] | Start/Stop Mode Selection (default value is 00). Options are:<br>00 = SW CONTROLLED. Start/stop of the run takes place on software command by setting/resetting bit[2] of this register;<br>01 = S-IN/GPI CONTROLLED (S-IN for VME, GPI for Desktop/NIM). Acquisition must be armed by setting bit[2] = 1, then the run can optionally START/STOP ON LEVEL or START ON EDGE according to bit[11] (NOTE: the START ON EDGE option is implemented from ROC FPGA fw revision 4.22 on);<br>10 = FIRST TRIGGER CONTROLLED. If the acquisition is armed (i.e. bit[2] = 1), then the run starts on the first trigger pulse (rising edge on TRG-IN); this pulse is not used as input trigger, while actual triggers start from the second pulse. The stop of Run must be SW controlled (i.e. bit[2] = 0);<br>11 = LVDS CONTROLLED (VME only). It is like option 01 but using LVDS (RUN) instead of S-IN. The LVDS can be set using registers 0x811C and 0x81A0. |
| [2]   | Acquisition Start/Arm (default value is 0). When bits[1:0] = 00, this bit acts as a Run Start/Stop. When bits[1:0] = 01, 10, 11, this bit arms the acquisition and the actual Start/Stop is controlled by an external signal. Options are:<br>0 = Acquisition STOP (if bits[1:0]=00); Acquisition DISARMED (others);<br>1 = Acquisition RUN (if bits[1:0]=00); Acquisition ARMED (others).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| [3]   | Trigger Counting Mode (default value is 0). Through this bit it is possible to count the reading requests from channels to mother board. The reading requests may come from the following options:<br>0 = accepted triggers from combination of channels;<br>1 = triggers from combination of channels, in addition to TRG-IN and SW TRG.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| [5:4] | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| [6]   | PLL Reference Clock Source (Desktop/NIM only). Default value is 0.<br>Options are:<br>0 = internal oscillator (50 MHz);<br>1 = external clock from front panel CLK-IN connector.<br>NOTE: this bit is reserved in case of VME boards.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| [7]   | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| [8]   | LVDS I/O Busy-In Enable (VME only). Default value is 0.<br>This bit must be enabled to let the board accept the Busy signal as input on the LVDS I/Os.<br>Options are:<br>0 = disabled;<br>1 = enabled.<br>NOTE: this bit is supported only by VME boards and meaningful only if the LVDS new features are enabled (bit[8]=1 of register 0x811C), the LVDS I/O mode is set to nBusy/nVeto (see register 0x81A0), and the LVDS I/Os are set as inputs (see register 0x811C).                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| [9]   | LVDS I/O Veto Enable (VME only). Default value is 0. The LVDS I/Os can be programmed to accept a Veto signal as input, or to transfer it as output.<br>Options are:<br>0 = disabled (default);<br>1 = enabled.<br>NOTE: this bit is supported only by VME boards and meaningful only if the LVDS new features are enabled (bit[8]=1 of register 0x811C). Register 0x81A0 should also be configured for nBusy/nVeto.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| [10]  | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [11]    | <p>LVDS I/O RunIn Enable Mode (VME only) and START ON EDGE Enable for S-IN/GPI CONTROLLED Mode.</p> <p>- If LVDS CONTROLLED MODE is set (bit[1:0] = 0b11) and acquisition is armed (bit[2] = 1), this bit let the LVDS I/Os be set to accept a RunIn signal to control the acquisition upon two options. One is start/stop on level, where the start of the RUN is given at RunIn signal level high and the stop at RunIn signal level low. The other is start on edge, where the start of the RUN is given on the rising edge of the RunIn signal, while the Stop must be only on software command.:</p> <p>0 = starts on RunIn level (default);<br/>     1 = starts on RunIn rising edge.</p> <p>NOTE: this bit is meaningful only if the LVDS new features are enabled (bit[8]=1 of register 0x811C). Register 0x81A0 must also be configured for nBusy/nVeto.</p> <p>NOTE: this register is valid from ROC FPGA fw revision 4.16 on.</p> <p>- If S-IN/GPI CONTROLLED Mode is set (bit[1:0] = 0b01) and acquisition is armed (bit[2] = 1):</p> <p>0 = Start/Stop run on S-IN/GPI level (default);<br/>     1 = Start run on S-IN/GPI rising edge (stop must be by software command: bit[2] = 0).</p> <p>NOTE: options bit[11] = 1 is valid from ROC FPGA fw revision 4.22 on.</p> |
| [12]    | <p>Vetoin as veto for TRG-OUT (VME boards only). When the LVDS Vetoin signal is enabled (bit[9] = 1 in the 0x8100 register), this bit permits to use Vetoin to inhibit the triggers on TRG-OUT connector. The duration of the veto signal on TRG-OUT can be optionally extended by a time value set in the 0x81C4 register. Such function is useful in particular cases of synchronization of a multi- board system. Options are:</p> <p>0 = Vetoin not used (default)<br/>     1 = Vetoin used for TRG-OUT inhibit</p> <p>NOTE: this bit is reserved in case of Desktop and NIM digitizers or ROC FPGA firmware rel. <math>\leq</math> 4.16 .</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| [31:13] | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

## Acquisition Status

This register monitors a set of conditions related to the acquisition status.

Address 0x8104  
Mode R  
Attribute C

| Bit     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [1:0]   | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| [2]     | Acquisition Status. It reflects the status of the acquisition and drives the front panel 'RUN' LED. Options are:<br>0 = acquisition is stopped ('RUN' is off);<br>1 = acquisition is running ('RUN' lits).                                                                                                                                                                                                                                                           |
| [3]     | Event Ready. Indicates if any events are available for readout. Options are:<br>0 = no event is available for readout;<br>1 = at least one event is available for readout.<br>NOTE: the status of this bit must be considered when managing the readout from the digitizer.                                                                                                                                                                                          |
| [4]     | Event Full. Indicates if at least one channel has reached the FULL condition. Options are:<br>0 = no channel has reached the FULL condition;<br>1 = the maximum number of events to be read is reached.                                                                                                                                                                                                                                                              |
| [5]     | Clock Source. Indicates the clock source status. Options are:<br>0 = internal (PLL uses the internal 50 MHz oscillator as reference);<br>1 = external (PLL uses the external clock on CLK-IN connector as reference).                                                                                                                                                                                                                                                |
| [6]     | PLL Bypass Mode. This bit drives the front panel 'PLL BYPS' LED.<br>Options are:<br>0 = PLL bypass mode is not active ('PLL BYPS' is off);<br>1 = PLL bypass mode is active and the VCXO frequency directly drives the clock distribution chain ('PLL BYPS' lits).<br>WARNING: before operating in PLL Bypass Mode, it is recommended to contact CAEN for feasibility.                                                                                               |
| [7]     | PLL Unlock Detect. This bit flags a PLL unlock condition. Options are:<br>0 = PLL has had an unlock condition since the last register read access;<br>1 = PLL has not had any unlock condition since the last register read access.<br>NOTE: flag can be restored to 1 via read access to register 0xEF04.                                                                                                                                                           |
| [8]     | Board Ready. This flag indicates if the board is ready for acquisition (PLL and ADCs are correctly synchronized). Options are:<br>0 = board is not ready to start the acquisition;<br>1 = board is ready to start the acquisition.<br>NOTE: this bit should be checked after software reset to ensure that the board will enter immediately in run mode after the RUN mode setting; otherwise, a latency between RUN mode setting and Acquisition start might occur. |
| [14:9]  | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| [15]    | S-IN (VME boards) or GPI (DT/NIM boards) Status. Reads the logical level on S-IN (GPI) front panel connector.                                                                                                                                                                                                                                                                                                                                                        |
| [16]    | TRG-IN Status. Reads the logical level on TRG-IN front panel connector.                                                                                                                                                                                                                                                                                                                                                                                              |
| [31:17] | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

## Software Trigger

Writing this register causes a software trigger generation which is propagated to all the enabled channels of the board.

Address 0x8108  
Mode W  
Attribute C

| Bit    | Description                                          |
|--------|------------------------------------------------------|
| [31:0] | Write whatever value to generate a software trigger. |

## Global Trigger Mask

This register sets which signal can contribute to the global trigger generation.

Address 0x810C  
 Mode R/W  
 Attribute C

| Bit     | Description                                                                                                                                                                                                                 |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [28:0]  | Reserved                                                                                                                                                                                                                    |
| [23:20] | Majority Coincidence Window. Sets the time window for the majority coincidence in units of the Trigger Clock (8 ns). Majority level must be set different from 0 through bits[26:24].                                       |
| [29]    | LVDS Trigger (VME boards only). When enabled, the trigger from LVDS I/O participates to the global trigger generation (in logic OR). Options are:<br>0 = disabled;<br>1 = enabled.                                          |
| [30]    | External Trigger (default value is 1). When enabled, the external trigger on TRG-IN participates to the global trigger generation in logic OR with the other enabled signals. Options are:<br>0 = disabled;<br>1 = enabled. |
| [31]    | Software Trigger (default value is 1). When enabled, the software trigger participates to the global trigger signal generation in logic OR with the other enabled signals. Options are:<br>0 = disabled;<br>1 = enabled.    |

## Front Panel TRG-OUT (GPO) Enable Mask

This register sets which signal can contribute to generate the signal on the front panel TRG-OUT LEMO connector (GPO in case of DT and NIM boards).

|           |        |
|-----------|--------|
| Address   | 0x8110 |
| Mode      | R/W    |
| Attribute | C      |

| Bit     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]   | <p>This mask sets the trigger requests participating in the TRG-OUT (GPO) signal. Bit n corresponds to the trigger request from the 8-channels group n (n=0,...,3 in case of DT and NIM boards; n = 0,..., 7 in case of VME boards).</p> <p>Options are:</p> <p>0 = Trigger request does not participate to the TRG-OUT (GPO) signal;<br/> 1 = Trigger request participates to the TRG-OUT (GPO) signal.</p> <p>The 8-channels group n=0 corresponds to the 8 consecutive channels 0-7, the 8-channels group n=1 corresponds to the 8 consecutive channels 8-15, and so on. The trigger request from the 8-channels group can be programmed through bit[9-8] of this register.</p> <p>NOTE: In case of DT and NIM boards, only bit[3:0] are meaningful while bit[7:4] are reserved.</p> |
| [9:8]   | <p>TRG-OUT (GPO) Generation Logic. The enabled trigger requests (bits [7:0] or [3:0]) can be combined to generate the TRG-OUT (GPO) signal.</p> <p>Options are:</p> <p>00 = OR;<br/> 01 = AND;<br/> 10 = Majority;<br/> 11 = Reserved</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| [12:10] | <p>Majority Level. Sets the majority level for the TRG-OUT (GPO) signal generation. Allowed level values are between 0 and 7 for VME boards, and between 0 and 3 for DT and NIM boards. For a level m, the trigger fires when at least m+1 of the trigger requests are generated by the enabled channels (bits [7:0] or [3:0]).</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| [28:13] | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| [29]    | <p>LVDS Trigger Enable (VME boards only). LVDS connectors programmed as inputs (according to registers 0x811C and 0x81A0) can participate in the TRG-OUT (GPO) signal generation, in logic OR with the other enabled signals.</p> <p>Options are:</p> <p>0 = disabled;<br/> 1 = enabled.</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| [30]    | <p>External Trigger. When enabled, the external trigger on TRG-IN can participate in the TRG-OUT (GPO) signal generation in logic OR with the other enabled signals. Options are:</p> <p>0 = disabled;<br/> 1 = enabled.</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| [31]    | <p>Software Trigger. When enabled, the software trigger can participate in the TRG-OUT (GPO) signal generation in logic OR with the other enabled signals. Options are:</p> <p>0 = disabled;<br/> 1 = enabled.</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

## LVDS I/O Data

This register allows to read out the logic level of the LVDS I/Os if the LVDS pins are configured as outputs, and to set the logic level of the LVDS I/Os if the pins are configured as inputs.

NOTE: this register is supported by VME boards only.

|           |        |
|-----------|--------|
| Address   | 0x8118 |
| Mode      | R/W    |
| Attribute | C      |

| Bit     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [15:0]  | <p>LVDS I/O Data (VME boards only). It is the logic level of the corresponding nth LVDS I/O to read out or write, according to its direction (0x811C, bit[5:2]). A write operation sets the corresponding pin logic state if configured as output, while a read operation returns the logic state of the corresponding pin if configured as input.</p> <p>In case of Old LVDS I/O Features (0x811C, bit[8] = 0), the general purpose I/O option must be set (0x811C, bit[7:6] = 00).</p> <p>In case of New LVDS I/O Features (0x811C, bit[8] = 1), REGISTER mode must be set (0000 option in the 0x81A0 register).</p> |
| [31:16] | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

## Front Panel I/O Control

This register manages the front panel I/O connectors. Default value is 0x0000000.

Address 0x811C  
 Mode R/W  
 Attribute C

| Bit   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [0]   | LEMO I/Os Electrical Level. This bit sets the electrical level of the front panel LEMO connectors: TRG-IN, TRG-OUT (GPO in case of DT and NIM boards), S-IN (GPI in case of DT and NIM boards). Options are:<br>0 = NIM I/O levels;<br>1 = TTL I/O levels.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| [1]   | TRG-OUT Enable (VME boards only). Enables the TRG-OUT LEMO front panel connector.<br>Options are:<br>0 = enabled (default);<br>1 = high impedance.<br>NOTE: this bit is reserved in case of DT and NIM boards.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| [2]   | LVDS I/O [3:0] Direction (VME boards only). Sets the direction of the signals on the first 4-pin group of the LVDS I/O connector. Options are:<br>0 = input;<br>1 = output.<br>NOTE: this bit is reserved in case of DT and NIM boards.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| [3]   | LVDS I/O [7:4] Direction (VME boards only). Sets the direction of the second 4-pin group of the LVDS I/O connector. Options are:<br>0 = input;<br>1 = output.<br>NOTE: this bit is reserved in case of DT and NIM boards.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| [4]   | LVDS I/O [11:8] Direction (VME boards only). Sets the direction of the third 4-pin group of the LVDS I/O connector. Options are:<br>0 = input;<br>1 = output.<br>NOTE: this bit is reserved in case of DT and NIM boards.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| [5]   | LVDS I/O [15:12] Direction (VME boards only). Sets the direction of the fourth 4-pin group of the LVDS I/O connector. Options are:<br>0 = input;<br>1 = output.<br>NOTE: this bit is reserved in case of DT and NIM boards.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| [7:6] | LVDS I/O Signal Configuration (VME boards only). Valid for old LVDS I/O features only (0x811C, bit[8] = 0). Options are:<br>00 = general purpose I/Os: LVDS I/Os work as register; I/O direction is configured through bit[5:2]; the logic level is read out or set in the 0x8118 register.<br>01 = programmed I/Os: direction and function of the LVDS signals are fixed (see the tabled signal pinout in the digitizer User Manual).<br>10 = pattern mode: LVDS signals are inputs and their value is written into the header PATTERN field of the event (see the digitizer User Manual);<br>11 = reserved.<br>NOTE: these bits are reserved in case of DT and NIM boards. |
| [8]   | LVDS I/O New Features Selection (VME boards only). Options are:<br>0 = LVDS old features;<br>1 = LVDS new features.<br>The new features options can be configured through register 0x81A0. Please, refer to the User Manual for all details.<br>NOTE: LVDS I/O New Features option is valid from motherboard firmware revision 3.8 on.<br>NOTE: this bit is reserved in case of DT and NIM boards.                                                                                                                                                                                                                                                                           |

|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [9]     | LVDS I/Os Pattern Latch Mode (VME boards only). Options are:<br>0 = Pattern (i.e. 16-pin LVDS status) is latched when the (internal) global trigger is sent to channels, in consequence of an external trigger. It accounts for post-trigger settings and input latching delays;<br>1 = Pattern (i.e. 16-pin LVDS status) is latched when an external trigger arrives.<br>NOTE: this bit is reserved in case of DT and NIM boards.                                                                                                                                                                                                                                                                                                                                                                  |
| [10]    | TRG-IN control. The board trigger logic can be synchronized either with the edge of the TRG-IN signal, or with its whole duration. Note: this bit must be used in conjunction with bit[11] = 0. Options are:<br>0 = trigger is synchronized with the edge of the TRG-IN signal;<br>1 = trigger is synchronized with the whole duration of the TRG-IN signal.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| [11]    | TRG-IN to Mezzanines (channels). Options are:<br>0 = TRG-IN signal is processed by the motherboard and sent to mezzanine (default). The trigger logic is then synchronized with TRG-IN;<br>1 = TRG-IN is directly sent to the mezzanines with no mother board processing nor delay. This option can be useful when TRG-IN is used to veto the acquisition.<br>NOTE: if this bit is set to 1, then bit[10] is ignored.                                                                                                                                                                                                                                                                                                                                                                               |
| [13:12] | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| [14]    | Force TRG-OUT (GPO). This bit can force TRG-OUT (GPO in case of DT and NIM boards) test logical level if bit[15] = 1. Options are:<br>0 = Force TRG-OUT (GPO) to 0;<br>1 = Force TRG-OUT (GPO) to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| [15]    | TRG-OUT (GPO) Mode. Options are:<br>0 = TRG-OUT (GPO) is an internal signal (according to bits[17:16]);<br>1 = TRG-OUT (GPO) is a test logic level set via bit[14].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| [17:16] | TRG-OUT (GPO) Mode Selection. Options are:<br>00 = Trigger: TRG-OUT/GPO propagates the internal trigger sources according to register 0x8110;<br>01 = Motherboard Probes: TRG-OUT/GPO is used to propagate signals of the motherboards according to bits[19:18];<br>10 = Channel Probes: TRG-OUT/GPO is used to propagate signals of the mezzanines (Channel Signal Virtual Probe);<br>11 = S-IN (GPI) propagation.                                                                                                                                                                                                                                                                                                                                                                                 |
| [19:18] | Motherboard Virtual Probe Selection (to be propagated on TRG-OUT/GPO). Options are:<br>00 = RUN/delayedRUN: this is the RUN in case of ROC FPGA firmware rel. less than 4.12. This probe can be selected according to bit[20].<br>01 = CLKOUT: this clock is synchronous with the sampling clock of the ADC and this option can be used to align the phase of the clocks in different boards;<br>10 = CLK Phase;<br>11 = BUSY/UNLOCK: this is the board BUSY in case of ROC FPGA firmware rel. 4.5 or lower. This probe can be selected according to bit[20].                                                                                                                                                                                                                                       |
| [20]    | According to bits[19:18], this bit selects the probe to be propagated on TRG-OUT. If bits[19:18] = 00, then bit[20] options are:<br>0 = RUN, the signal is active when the acquisition is running and it is synchronized with the start run. This option must be used to synchronize the start/stop of the acquisition through the TRG-OUT->TR-IN or TRG-OUT->S-IN (GPI) daisy chain.<br>1 = delayedRUN. This option can be used to debug the synchronization when the start/stop is propagated through the LVDS I/O (VME boards).<br>If bits[19:18] = 11, then bit[20] options are:<br>0 = Board BUSY;<br>1 = PLL Lock Loss.<br>NOTE: this bit is reserved in case of ROC FPGA firmware rel. 4.5 or lower.<br>NOTE: this bit corresponds to BUSY/UNLOCK for ROC FPGA firmware rel. less than 4.12. |
| [22:21] | Pattern Configuration. Configures the information given by the 16-bit PATTERN field in the header of the event format (VME only).<br>Options are:<br>00 = PATTERN: 16-bit pattern latched on the 16 LVDS signals as one trigger arrives (default);<br>Other options are reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| [31:23] | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

## Group Enable Mask

This register enables/disables selected groups to participate in the event readout.  
WARNING: this register must not be modified while the acquisition is running.

Address 0x8120  
Mode R/W  
Attribute C

| Bit    | Description                                                                                                                                                                                                          |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]  | Group Enable Mask. Bit n can enable/disable group n to participate in the event readout.<br>Options are:<br>0: disabled;<br>1: enabled.<br>NOTE: this function concerns only bits[3:0] in case of DT and NIM boards. |
| [31:8] | Reserved.<br>NOTE: bits[31:4] are reserved in case of DT and NIM boards.                                                                                                                                             |

## ROC FPGA Firmware Revision

This register contains the motherboard FPGA (ROC) firmware revision information.

The complete format is:

Firmware Revision = X.Y (16 lower bits)

Firmware Revision Date = Y/M/DD (16 higher bits)

EXAMPLE 1: revision 3.08, November 12th, 2007 is 0x7B120308.

EXAMPLE 2: revision 4.09, March 7th, 2016 is 0x03070409.

NOTE: the nibble code for the year makes this information to roll over each 16 years.

|           |        |
|-----------|--------|
| Address   | 0x8124 |
| Mode      | R      |
| Attribute | C      |

| Bit     | Description                             |
|---------|-----------------------------------------|
| [7:0]   | ROC Firmware Minor Revision Number (Y). |
| [15:8]  | ROC Firmware Major Revision Number (X). |
| [31:16] | ROC Firmware Revision Date (Y/M/DD).    |

## Voltage Level Mode Configuration

When the Voltage Level Mode is enabled (bit[2:0] = 100 (bin) of register 0x8144), this register sets the DAC value to be provided on the front panel MON/Sigma output LEMO connector: 1 LSB = 0.244 mV, terminated on 50 Ohm.  
NOTE: this register is supported by VME boards only.

Address 0x8138  
Mode R/W  
Attribute C

| Bit     | Description                                                                                      |
|---------|--------------------------------------------------------------------------------------------------|
| [11:0]  | DAC Voltage Setting (VME boards only). The corresponding output value is multiplied by 0.244 mV. |
| [31:12] | Reserved                                                                                         |

## Software Clock Sync

At power-on, a Sync command is issued by the firmware to the ADCs to synchronize all of them to the clock of the board. In the standard operating, this command is not required to be repeated by the user.

A write access to this register (any value) forces the PLL to re-align all the clock outputs with the reference clock.

EXAMPLE: in case of Daisy chain clock distribution among VME boards, during the initialization and configuration, the reference clocks along the Daisy chain can be unstable and a temporary loss of lock may occur in the PLLs; although the lock is automatically recovered once the reference clocks return stable, it is not guaranteed that the phase shift returns to a known state. This command allows the board to restore the correct phase shift between the CLK-IN and the internal clocks.

NOTE: this register is supported by VME boards only.

NOTE: the command must be issued starting from the first to the last board in the clock chain.

|           |        |
|-----------|--------|
| Address   | 0x813C |
| Mode      | W      |
| Attribute | C      |

| Bit    | Description                                      |
|--------|--------------------------------------------------|
| [31:0] | Write whatever value to generate a Sync command. |

## Board Info

This register contains the specific information of the board, such as the digitizer family, the channel memory size and the channel density.

|           |        |
|-----------|--------|
| Address   | 0x8140 |
| Mode      | R      |
| Attribute | C      |

| Bit     | Description                                                                                                                                                                                                                                        |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]   | Digitizer Family Code: 0x04 = 740 digitizer family.                                                                                                                                                                                                |
| [15:8]  | Channel Memory Size Code. Options are:<br>0x02: each channel is equipped with 192 kS acquisition memory;<br>0x10: each channel is equipped with 1.5 MS acquisition memory.                                                                         |
| [23:16] | Equipped Groups Number. Options are:<br>0x04 = 4 groups (DT and NIM boards);<br>0x08 = 8 groups (VME boards).<br>NOTE: if this number is lower than the physical group number, there could be a communication problem with some of the mezzanines. |
| [31:24] | Reserved.                                                                                                                                                                                                                                          |

## Analog Monitor Mode

This register selects which output mode is provided on the MON/Sigma front panel LEMO connector.  
 NOTE: this register is supported by VME boards only.

Address 0x8144  
 Mode R/W  
 Attribute C

| Bit    | Description                                                                                                                                                                                                                                                                             |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [2:0]  | Analog Monitor Mode (VME boards only). Options are:<br>000 = Trigger Majority mode;<br>001 = Test mode;<br>010 = reserved;<br>011 = Buffer Occupancy mode;<br>100 = Voltage Level mode;<br>Others = reserved.<br>Please, refer to the digitizer User Manual for a detailed description. |
| [31:3] | Reserved.                                                                                                                                                                                                                                                                               |

## Event Size

This register contains the current available event size in 32-bit words. The value is updated after a complete readout of each event.

Address            0x814C  
Mode              R  
Attribute        C

| Bit    | Description                |
|--------|----------------------------|
| [31:0] | Event Size (32-bit words). |

## Time Bomb Downcounter

This is a down counter value. If the value is constant, the firmware license is enabled and the current firmware can be used without any time limitation. If the value decreases with time, the firmware will stop working (no possibility to enter RUN mode) after 30 minutes after module power-on. If the value is 0, the time bomb has expired, and module is not allowed to enter in RUN mode without power cycling the module.

Address 0x8158  
Mode R  
Attribute C

| Bit    | Description                                                                |
|--------|----------------------------------------------------------------------------|
| [31:0] | Down counter value. If this value is constant the DPP firmware is licensed |

## Fan Speed Control

This register manages the on-board fan speed in order to guarantee an appropriate cooling according to the internal temperature variations.

NOTE: from revision 4 of the motherboard PCB (see register 0xF04C of the Configuration ROM), the automatic fan speed control has been implemented, and it is supported by ROC FPGA firmware revision greater than 4.4 (see register 0x8124).

Independently of the revision, the user can set the fan speed high by setting bit[3] = 1. Setting bit[3] = 0 will restore the automatic control for revision 4 or higher, or the low fan speed in case of revisions lower than 4.

NOTE: this register is supported by Desktop (DT) boards only.

|           |        |
|-----------|--------|
| Address   | 0x8168 |
| Mode      | R/W    |
| Attribute | C      |

| Bit    | Description                                                                                  |
|--------|----------------------------------------------------------------------------------------------|
| [2:0]  | Reserved: Must be 0.                                                                         |
| [3]    | Fan Speed Mode. Options are:<br>0 = slow speed or automatic speed tuning;<br>1 = high speed. |
| [5:4]  | Reserved: Must be 1.                                                                         |
| [31:6] | Reserved: Must be 0.                                                                         |

## Run/Start/Stop Delay

This register sets the delay in the Start Run of the board whether the command is issued by software, or by an input single-ended (via S-IN/GPI or TRG-IN connectors) or differential (via LVDS I/O connector) signal. This delay especially occurs in the daisy chain propagation of the run signal in a multi-board system. The latency, mainly due to the cable length and the board's internal circuitry, can be compensated by properly delaying the start of run for each board in the chain. The delay value to set is usually zero for the last board and rises going backwards along the chain.

Address 0x8170  
Mode R/W  
Attribute C

| Bit    | Description                    |
|--------|--------------------------------|
| [7:0]  | Delay value in steps of 16 ns. |
| [31:8] | Reserved.                      |

## Board Failure Status

This register monitors a set of board errors. In case of a failure, bit[26] in the second word of the event format header is set to 1 during data readout (refer to the digitizer User Manual for event structure description). Reading at this register checks which kind of error occurred.

NOTE: in case of problems with the board, the user is recommended to contact CAEN for support.

|           |        |
|-----------|--------|
| Address   | 0x8178 |
| Mode      | R      |
| Attribute | C      |

| Bit    | Description                                                                                          |
|--------|------------------------------------------------------------------------------------------------------|
| [3:0]  | Internal Communication Timeout. Options are:<br>0000 = no error;<br>Others = Timeout Error occurred. |
| [4]    | PLL Lock Loss. Options are:<br>0 = no error;<br>1 = PLL Lock Loss occurred.                          |
| [31:5] | Reserved.                                                                                            |

## Disable External Trigger

The External Trigger on TRG-IN connector can be disabled through this register. Any functionality related to TRG-IN is disabled as well.

Address 0x817C  
Mode R/W  
Attribute C

| Bit    | Description                                                                   |
|--------|-------------------------------------------------------------------------------|
| [0]    | Options are:<br>0: external trigger enabled;<br>1: external trigger disabled. |
| [31:1] | Reserved                                                                      |

## Front Panel LVDS I/O New Features

If the LVDS I/O new features are enabled (bit[8] = 1 of 0x811C), this register programs the functions of the front panel LVDS I/O 16-pin connector. It is possible to configure the LVDS I/O pins by group of four (4).

Options are:

- 1) 0000 = REGISTER, where the four LVDS I/O pins act as register (read/write according to the configured input/output option);
- 2) 0001 = TRIGGER, where each group of four LVDS I/O pins can be configured to receive an input trigger for each channel (DPP Firmware only), or to propagate out the trigger request;
- 3) 0010 = nBUSY/nVETO, where each group of four LVDS I/O pins can be configured as inputs (0 = nBusyIn, 1 = nVetoIn, 2 = nTrigger In, 3 = nRun In) or as outputs (0 = nBusy, 1 = nVeto, 2 = nTrigger Out, 3 = nRun );
- 4) 0011 = LEGACY, that is to say according to the old LVDS I/O configuration (i.e. ROC FPGA firmware revisions lower than 3.8), where the LVDS can be configured as 0 = nclear TTT, and 1 = 2 = 3 = reserved in case of input LVDS setting, while they can be configured as 0 = Busy, 1 = Data ready, 2 = Trigger, 3 = Run in case of output LVDS setting.

Please refer to the Front Panel LVDS I/Os section of the digitizer User Manual for detailed description.

NOTE: LVDS I/O new features are supported from ROC FPGA firmware revision 3.8 on.

NOTE: this register is supported by VME boards only.

|           |        |
|-----------|--------|
| Address   | 0x81A0 |
| Mode      | R/W    |
| Attribute | C      |

| Bit     | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [3:0]   | LVDS I/O pins[3:0] Configuration.                                                                                                                                                                                                                                                                                                                                                                                                      |
| [7:4]   | LVDS I/O pins[7:4] Configuration.                                                                                                                                                                                                                                                                                                                                                                                                      |
| [11:8]  | LVDS I/O pins[11:8] Configuration                                                                                                                                                                                                                                                                                                                                                                                                      |
| [15:12] | LVDS I/O pins[15:12] Configuration.                                                                                                                                                                                                                                                                                                                                                                                                    |
| [16]    | This bit permits selecting whether the nTrigger signal, when configured as output (in nBusy/nVeto LVDS I/O mode), is a copy of the signal sent on the TRG-OUT connector or a copy of the acquisition common trigger. Options are:<br>0 = nTrigger output is a copy of TRG-OUT signal;<br>1 = nTrigger output is a copy of the acquisition common trigger.<br>NOTE: this bit is reserved for ROC FPGA firmware revisions less than 4.9. |
| [31:17] | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                              |

## Buffer Occupancy Gain

If the Buffer Occupancy Mode is selected (bit[2:0] = 011 of 0x8144), the LEMO MON/Sigma output connector provides a voltage level whose amplitude increases in fixed steps exactly with the number of events in the event buffer. Each step of the output voltage level is 0.976 mV. A gain can be applied to the step by this register. Allowed values are in the range [0:A]. The default value, 0, means no gain applied while writing 0xn means that the fixed step is  $0.976 * 2^n$  mV.

NOTE: this register is supported from ROC FPGA firmware revision 4.9 on.

NOTE: this register is supported by VME boards only.

|           |        |
|-----------|--------|
| Address   | 0x81B4 |
| Mode      | R/W    |
| Attribute | C      |

| Bit    | Description            |
|--------|------------------------|
| [3:0]  | Buffer Occupancy Gain. |
| [31:4] | Reserved.              |

## Extended Veto Delay

This register is valid for VME boards only and set the duration of the Extended VetoIn signal for trigger inhibit on TRG-OUT when bit[12]=1 of 0x8100 register. Such function is useful in particular cases of synchronization of a multi-board system.

NOTE: This register is valid from ROC FPGA fw revision 4.16 on.

Address 0x81C4  
Mode R/W  
Attribute C

| Bit     | Description                                                          |
|---------|----------------------------------------------------------------------|
| [15:0]  | Extended VetoIn duration value in units of the Trigger Clock (8 ns). |
| [31:16] | Reserved.                                                            |

## Readout Control

This register is mainly intended for VME boards, anyway some bits are applicable also for DT and NIM boards.

Address 0xEF00  
 Mode R/W  
 Attribute C

| Bit    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [2:0]  | VME Interrupt Level (VME boards only). Options are:<br>0 = VME interrupts are disabled;<br>1,...,7 = sets the VME interrupt level.<br>NOTE: these bits are reserved in case of DT and NIM boards.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| [3]    | Optical Link Interrupt Enable. Options are:<br>0 = Optical Link interrupts are disabled;<br>1 = Optical Link interrupts are enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| [4]    | VME Bus Error / Event Aligned Readout Enable (VME boards only). Options are:<br>0 = VME Bus Error / Event Aligned Readout disabled (the module sends a DTACK signal until the CPU inquires the module);<br>1 = VME Bus Error / Event Aligned Readout enabled (the module is enabled either to generate a Bus Error to finish a block transfer or during the empty buffer readout in D32).<br>NOTE: this bit is reserved (must be 1) in case of DT and NIM boards.                                                                                                                                                                          |
| [5]    | VME Align64 Mode (VME boards only). Options are:<br>0 = 64-bit aligned readout mode disabled;<br>1 = 64-bit aligned readout mode enabled.<br>NOTE: this bit is reserved (must be 0) in case of DT and NIM boards.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| [6]    | VME Base Address Relocation (VME boards only). Options are:<br>0 = Address Relocation disabled (VME Base Address is set by the on-board rotary switches);<br>1 = Address Relocation enabled (VME Base Address is set by register 0xEF0C).<br>NOTE: this bit is reserved (must be 0) in case of DT and NIM boards.                                                                                                                                                                                                                                                                                                                          |
| [7]    | Interrupt Release mode (VME boards only). Options are:<br>0 = Release On Register Access (RORA): this is the default mode, where interrupts are removed by disabling them either by setting VME Interrupt Level to 0 (VME Interrupts) or by setting Optical Link Interrupt Enable to 0;<br>1 = Release On Acknowledge (ROAK). Interrupts are automatically disabled at the end of a VME interrupt acknowledge cycle (INTACK cycle).<br>NOTE: ROAK mode is supported only for VME interrupts. ROAK mode is not supported on interrupts generated over Optical Link.<br>NOTE: this bit is reserved (must be 0) in case of DT and NIM boards. |
| [8]    | Extended Block Transfer Enable (VME boards only). Selects the memory interval allocated for block transfers. Options are:<br>0 = Extended Block Transfer Space is disabled, and the block transfer region is a 4kB in the 0x0000 - 0x0FFC interval;<br>1 = Extended Block Transfer Space is enabled, and the block transfer is a 16 MB in the 0x00000000 - 0xFFFFFFFFC interval.<br>NOTE: in Extended mode, the board VME Base Address is only set via the on-board [31:28] rotary switches or bits[31:28] of register 0xEF10.<br>NOTE: this register is reserved in case of DT and NIM boards.                                            |
| [31:9] | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

## Readout Status

This register contains information related to the readout.

Address 0xEF04  
 Mode R  
 Attribute C

| Bit    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [0]    | Event Ready. Indicates if there are events stored ready for readout.<br>Options are:<br>0 = no data ready;<br>1 = event ready.                                                                                                                                                                                                                                                                                                                               |
| [1]    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| [2]    | Bus Error (VME boards) / Slave-Terminated (DT/NIM boards) Flag.<br>Options are:<br>0 = no Bus Error occurred (VME boards) or no terminated transfer (DT/NIM boards);<br>1 = a Bus Error occurred (VME boards) or one transfer has been terminated by the digitizer in consequence of an unsupported register access or block transfer prematurely terminated in event aligned readout (DT/NIM).<br>NOTE: this bit is reset after register readout at 0xEF04. |
| [3]    | VME FIFO Flag.<br>Options are:<br>0 = VME FIFO not empty;<br>1 = VME FIFO is empty.                                                                                                                                                                                                                                                                                                                                                                          |
| [31:4] | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

## Board ID

The meaning of this register depends on which VME crate it is inserted in.

In case of VME64X crate versions, this register can be accessed in read mode only and it contains the GEO address of the module picked from the backplane connectors; when CBLT is performed, the GEO address will be contained in the Board ID field of the Event header (see the User Manual for further details).

In case of other crate versions, this register can be accessed both in read and write mode, and it allows to write the correct GEO address (default setting = 0) of the module before CBLT operation. GEO address will be contained in the Board ID field of the Event header (see the User Manual for further details).

NOTE: this register is supported by VME boards only.

|           |        |
|-----------|--------|
| Address   | 0xEF08 |
| Mode      | R/W    |
| Attribute | C      |

| Bit    | Description                    |
|--------|--------------------------------|
| [4:0]  | GEO Address (VME boards only). |
| [31:5] | Reserved.                      |

## MCST Base Address and Control

This register configures the board for the VME Multicast Cycles.  
 NOTE: this register is supported by VME boards only.

Address 0xEF0C  
 Mode R/W  
 Attribute C

| Bit     | Description                                                                                                                                        |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]   | These bits contain the most significant bits of the MCST/CBLT address of the module set via VME, that is the address used in MCST/CBLT operations. |
| [9:8]   | Board Position in Daisy chain. Options are:<br>00 = board disabled;<br>01 = last board;<br>10 = first board;<br>11 = intermediate board.           |
| [31:10] | Reserved.                                                                                                                                          |

## Relocation Address

If address relocation is enabled through register 0xEF00 (bit[6] = 1), this register sets the VME Base Address of the module.

NOTE: this register is supported by VME boards only.

|           |        |
|-----------|--------|
| Address   | 0xEF10 |
| Mode      | R/W    |
| Attribute | C      |

| Bit     | Description                                                                                                                               |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------|
| [15:0]  | These bits contain the A31...A16 bits of the address of the module. If bit[6] = 1 of 0xEF00, they set the VME Base Address of the module. |
| [31:16] | Reserved.                                                                                                                                 |

## Interrupt Status/ID

This register contains the STATUS/ID that the module places on the VME data bus during the Interrupt Acknowledge cycle.

NOTE: this register is supported by VME boards only.

|           |        |
|-----------|--------|
| Address   | 0xEF14 |
| Mode      | R/W    |
| Attribute | C      |

| Bit    | Description                  |
|--------|------------------------------|
| [31:0] | STATUS/ID (VME boards only). |

## Interrupt Event Number

This register sets the number of events that causes an interrupt request. If interrupts are enabled, the module generates a request whenever it has stored in memory a Number of Events > INTERRUPT EVENT NUMBER.

Address 0xEF18  
Mode R/W  
Attribute C

| Bit     | Description             |
|---------|-------------------------|
| [9:0]   | INTERRUPT EVENT NUMBER. |
| [31:10] | Reserved.               |

## Aggregate Number per BLT

This register sets the maximum number of complete aggregates which has to be transferred for each block transfer (via VME BLT/CBLT cycles or block readout through Optical Link).

Address 0xEF1C  
Mode R/W  
Attribute C

| Bit     | Description                                                                    |
|---------|--------------------------------------------------------------------------------|
| [9:0]   | Number of complete aggregates to be transferred for each block transfer (BLT). |
| [31:10] | Reserved.                                                                      |

## Scratch

This register can be used to write/read words for test purposes.

Address            0xEF20  
Mode              R/W  
Attribute        C

| Bit    | Description |
|--------|-------------|
| [31:0] | SCRATCH.    |

## Software Reset

All the digitizer registers can be set back to their default values on software reset command by writing any value at this register, or by system reset from backplane in case of VME boards.

|           |        |
|-----------|--------|
| Address   | 0xEF24 |
| Mode      | W      |
| Attribute | C      |

| Bit    | Description                                                                                                                                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------|
| [31:0] | Whatever value written at this location issues a software reset. All registers are set to their default values (actual settings are lost). |

## Software Clear

All the digitizer internal memories are cleared:

- automatically by the firmware at the start of each run;
- on software command by writing at this register;
- by hardware (VME boards only) through the LVDS interface properly configured.

A clear command does not change the registers actual value, except for resetting the following registers:

- Event Stored;
- Event Size;
- Channel / Group n Buffer Occupancy.

This register resets also the trigger time stamp.

Address            0xEF28  
Mode              W  
Attribute        C

| Bit    | Description                                                         |
|--------|---------------------------------------------------------------------|
| [31:0] | Whatever value written at this location generates a software clear. |

## Configuration Reload

A write access of any value at this location causes a software reset, a reload of Configuration ROM parameters and a PLL reconfiguration.

|           |        |
|-----------|--------|
| Address   | 0xEF34 |
| Mode      | W      |
| Attribute | C      |

| Bit    | Description                                                                                                           |
|--------|-----------------------------------------------------------------------------------------------------------------------|
| [31:0] | Write whatever value to perform a software reset, a reload of Configuration ROM parameters and a PLL reconfiguration. |

## Configuration ROM Checksum

This register contains information on 8-bit checksum of Configuration ROM space.

Address 0xF000  
Mode R  
Attribute C

| Bit    | Description |
|--------|-------------|
| [7:0]  | Checksum.   |
| [31:8] | Reserved.   |

## Configuration ROM Checksum Length BYTE 2

This register contains information on the third byte of the 3-byte checksum length (i.e. the number of bytes in Configuration ROM to checksum).

Address 0xF004  
Mode R  
Attribute C

| Bit    | Description                   |
|--------|-------------------------------|
| [7:0]  | Checksum Length: bits[23:16]. |
| [31:8] | Reserved.                     |

## Configuration ROM Checksum Length BYTE 1

This register contains information on the second byte of the 3-byte checksum length (i.e. the number of bytes in Configuration ROM to checksum).

Address 0xF008  
Mode R  
Attribute C

| Bit    | Description                  |
|--------|------------------------------|
| [7:0]  | Checksum Length: bits[15:8]. |
| [31:8] | Reserved.                    |

## Configuration ROM Checksum Length BYTE 0

This register contains information on the first byte of the 3-byte checksum length (i.e. the number of bytes in Configuration ROM to checksum).

Address 0xF00C  
Mode R  
Attribute C

| Bit    | Description                 |
|--------|-----------------------------|
| [7:0]  | Checksum Length: bits[7:0]. |
| [31:8] | Reserved.                   |

## Configuration ROM Constant BYTE 2

This register contains the third byte of the 3-byte constant.

Address 0xF010  
Mode R  
Attribute C

| Bit    | Description                   |
|--------|-------------------------------|
| [7:0]  | Constant: bits[23:16] = 0x83. |
| [31:8] | Reserved.                     |

## Configuration ROM Constant BYTE 1

This register contains the second byte of the 3-byte constant.

Address 0xF014  
Mode R  
Attribute C

| Bit    | Description                  |
|--------|------------------------------|
| [7:0]  | Constant: bits[15:8] = 0x84. |
| [31:8] | Reserved.                    |

## Configuration ROM Constant BYTE 0

This register contains the first byte of the 3-byte constant.

Address 0xF018  
Mode R  
Attribute C

| Bit    | Description                 |
|--------|-----------------------------|
| [7:0]  | Constant: bits[7:0] = 0x01. |
| [31:8] | Reserved.                   |

## Configuration ROM C Code

This register contains the ASCII C character code (identifies this as CR space).

Address 0xF01C  
Mode R  
Attribute C

| Bit    | Description               |
|--------|---------------------------|
| [7:0]  | ASCII 'C' Character Code. |
| [31:8] | Reserved.                 |

## Configuration ROM R Code

This register contains the ASCII R character code (identifies this as CR space).

Address 0xF020  
Mode R  
Attribute C

| Bit    | Description               |
|--------|---------------------------|
| [7:0]  | ASCII 'R' Character Code. |
| [31:8] | Reserved.                 |

## Configuration ROM IEEE OUI BYTE 2

This register contains information on the third byte of the 3-byte IEEE Organizationally Unique Identifier (OUI).

Address            0xF024  
Mode              R  
Attribute        C

| Bit    | Description            |
|--------|------------------------|
| [7:0]  | IEEE OUI: bits[23:16]. |
| [31:8] | Reserved.              |

## Configuration ROM IEEE OUI BYTE 1

This register contains information on the second byte of the 3-byte IEEE Organizationally Unique Identifier (OUI).

Address            0xF028  
Mode              R  
Attribute        C

| Bit    | Description           |
|--------|-----------------------|
| [7:0]  | IEEE OUI: bits[15:8]. |
| [31:8] | Reserved.             |

## Configuration ROM IEEE OUI BYTE 0

This register contains information on the first byte of the 3-byte IEEE Organizationally Unique Identifier (OUI).

Address 0xF02C  
Mode R  
Attribute C

| Bit    | Description          |
|--------|----------------------|
| [7:0]  | IEEE OUI: bits[7:0]. |
| [31:8] | Reserved.            |

## Configuration ROM Board Version

This register contains the board version information.

Address 0xF030  
 Mode R  
 Attribute C

| Bit    | Description                                                                                                                                                                                                                                                                                          |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]  | Board Version Code. Options for VME form factor are:<br>V1740/VX1740: 0x50;<br>V1740A/VX1740A: 0x53;<br>V1740B/VX1740B: 0x51;<br>V1740C/VX1740C: 0x52;<br>V1740D/VX1740D: 0x54.<br>Options for Desktop/NIM form factor are:<br>DT5740/N6740: 0x50;<br>DT5740C/N6740C: 0x52;<br>DT5740D/N6740D: 0x54. |
| [31:8] | Reserved.                                                                                                                                                                                                                                                                                            |

## Configuration ROM Board Form Factor

This register contains the information of the board form factor.

Address 0xF034  
Mode R  
Attribute C

| Bit    | Description                                                                                                    |
|--------|----------------------------------------------------------------------------------------------------------------|
| [7:0]  | Board Form Factor CAEN Code. Options are:<br>0x00 = VME64;<br>0x01 = VME64X;<br>0x02 = Desktop;<br>0x03 = NIM. |
| [31:8] | Reserved.                                                                                                      |

## Configuration ROM Board ID BYTE 1

This register contains the MSB of the 2-byte board identifier.

Address 0xF038  
Mode R  
Attribute C

| Bit    | Description                  |
|--------|------------------------------|
| [7:0]  | Board Number ID: bits[15:8]. |
| [31:8] | Reserved.                    |

## Configuration ROM Board ID BYTE 0

This register contains the LSB information of the 2-byte board identifier.

Address 0xF03C  
Mode R  
Attribute C

| Bit    | Description                 |
|--------|-----------------------------|
| [7:0]  | Board Number ID: bits[7:0]. |
| [31:8] | Reserved.                   |

## Configuration ROM PCB Revision BYTE 3

This register contains information on the fourth byte of the 4-byte hardware revision.

Address 0xF040  
Mode R  
Attribute C

| Bit    | Description                |
|--------|----------------------------|
| [7:0]  | PCB Revision: bits[31:24]. |
| [31:8] | Reserved.                  |

## Configuration ROM PCB Revision BYTE 2

This register contains information on the third byte of the 4-byte hardware revision.

Address 0xF044  
Mode R  
Attribute C

| Bit    | Description                |
|--------|----------------------------|
| [7:0]  | PCB Revision: bits[23:16]. |
| [31:8] | Reserved.                  |

## Configuration ROM PCB Revision BYTE 1

This register contains information on the second byte of the 4-byte hardware revision.

Address 0xF048  
Mode R  
Attribute C

| Bit    | Description               |
|--------|---------------------------|
| [7:0]  | PCB Revision: bits[15:8]. |
| [31:8] | Reserved.                 |

## Configuration ROM PCB Revision BYTE 0

This register contains information on the first byte of the 4-byte hardware revision.

Address 0xF04C  
Mode R  
Attribute C

| Bit    | Description              |
|--------|--------------------------|
| [7:0]  | PCB Revision: bits[7:0]. |
| [31:8] | Reserved.                |

## Configuration ROM FLASH Type

This register contains information on which FLASH type (storing the FPGA firmware) is present on- board.

Address 0xF050  
Mode R  
Attribute C

| Bit    | Description                                                           |
|--------|-----------------------------------------------------------------------|
| [7:0]  | FLASH Type. Options are:<br>0x00 = 8 Mb FLASH;<br>0x01 = 32 Mb FLASH. |
| [31:8] | Reserved.                                                             |

## Configuration ROM Board Serial Number BYTE 1

This register contains information on the MSB of the board serial number.

Address 0xF080  
Mode R  
Attribute C

| Bit    | Description                      |
|--------|----------------------------------|
| [7:0]  | Board Serial Number: bits[15:8]. |
| [31:8] | Reserved.                        |

## Configuration ROM Board Serial Number BYTE 0

This register contains information on the LSB of the board serial number.

Address 0xF084  
Mode R  
Attribute C

| Bit    | Description                     |
|--------|---------------------------------|
| [7:0]  | Board Serial Number: bits[7:0]. |
| [31:8] | Reserved.                       |

## Configuration ROM VCXO Type

This register contains information on which type of VCXO is present on-board.

Address 0xF088  
Mode R  
Attribute C

| Bit    | Description                                                                                                                                                                                                                             |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:0] | VCXO Type Code. Options for VME Digitizers are:<br>0 = AD9510 with 1 GHz;<br>1 = AD9510 with 500 MHz (not programmable);<br>2 = AD9510 with 500 MHz (programmable).<br>Options for Desktop/NIM Digitizers are:<br>Reserved (value = 0). |



**CAEN S.p.A.**  
Via Vetraia 11  
55049 - Viareggio  
Italy  
Phone +39 0584 388 398  
Fax +39 0584 388 959  
[info@caen.it](mailto:info@caen.it)  
[www.caen.it](http://www.caen.it)



**CAEN GmbH**  
Eckehardweg 10  
42653 - Solingen  
Germany  
Phone +49 212 254 40 77  
Fax +49 212 254 40 79  
[info@caen-de.com](mailto:info@caen-de.com)  
[www.caen-de.com](http://www.caen-de.com)

**CAEN Technologies, Inc.**  
1 Edgewater Street - Suite 101  
Staten Island, NY 10305  
USA  
Phone: +1 (718) 981-0401  
Fax: +1 (718) 556-9185  
[info@caentechnologies.com](mailto:info@caentechnologies.com)  
[www.caentechnologies.com](http://www.caentechnologies.com)

**CAENspa INDIA Private Limited**  
B205, BLDG42, B Wing,  
Azad Nagar Sangam CHS,  
Mhada Layout, Azad Nagar, Andheri (W)  
Mumbai, Mumbai City,  
Maharashtra, India, 400053  
[info@caen-india.in](mailto:info@caen-india.in)  
[www.caen-india.in](http://www.caen-india.in)



Copyright ©CAEN SpA. All rights reserved. Information in this publication supersedes all earlier versions. Specifications subject to change without notice.